Zenode.ai Logo
ADC3422IRTQT - 56-VQFN-Exposed-Pad-RTQ

ADC3422IRTQT

Active
Texas Instruments

QUAD-CHANNEL, 12-BIT, 50-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

ADC3422IRTQT - 56-VQFN-Exposed-Pad-RTQ

ADC3422IRTQT

Active
Texas Instruments

QUAD-CHANNEL, 12-BIT, 50-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC3422IRTQTADC3422 Series
ArchitecturePipelinedPipelined
ConfigurationADCADC
Contents-Board(s)
Data InterfaceLVDS - SerialLVDS - Serial
FeaturesSimultaneous SamplingSimultaneous Sampling
Input Range-2 Vpp
Input TypeDifferentialDifferential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters44
Number of Bits1212
Number of Inputs44
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Package / Case56-VFQFN Exposed Pad56-VFQFN Exposed Pad
Power (Typ) @ Conditions-228 mW
Reference TypeInternal, ExternalInternal, External
Sampling Rate (Per Second)50 M50 M
Supplier Device Package56-QFN (8x8)56-QFN (8x8)
Voltage - Supply, Analog [Max]1.9 V1.9 V
Voltage - Supply, Analog [Min]1.7 V1.7 V
Voltage - Supply, Digital [Max]1.9 V1.9 V
Voltage - Supply, Digital [Min]1.7 V1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC3422 Series

Quad-Channel, 12-Bit, 50-MSPS Analog-to-Digital Converter (ADC)

PartNumber of BitsSampling Rate (Per Second)Data InterfaceNumber of A/D ConvertersContentsPower (Typ) @ ConditionsInput RangeReference TypeSupplier Device PackageArchitectureInput TypeNumber of InputsMounting TypeOperating Temperature [Min]Operating Temperature [Max]Voltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]ConfigurationVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Package / CaseFeatures
Texas Instruments
ADC3422EVM
ADC3422 - 12 Bit 50M Samples per Second Analog to Digital Converter (ADC) Evaluation Board
12
50 M
LVDS - Serial
4
Board(s)
228 mW
2 Vpp
Texas Instruments
ADC3422IRTQT
The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
12
50 M
LVDS - Serial
4
External, Internal
56-QFN (8x8)
Pipelined
Differential
4
Surface Mount
-40 °C
85 °C
1.7 V
1.9 V
ADC
1.7 V
1.9 V
56-VFQFN Exposed Pad
Simultaneous Sampling

Description

General part information

ADC3422 Series

The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.

The ADC342x are a high-linearity, ultra-low power, quad-channel, 12-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC342x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 12-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.