
CDCFR83ADBQR
ActiveIC CLOCK GENERATOR 533MHZ 24QSOP
Deep-Dive with AI
Search across all available documentation for this part.

CDCFR83ADBQR
ActiveIC CLOCK GENERATOR 533MHZ 24QSOP
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | CDCFR83ADBQR | CDCFR83 Series |
---|---|---|
Differential - Input:Output | No/Yes | No/Yes |
Frequency - Max [Max] | 533 MHz | 533 MHz |
Input | Clock | Clock |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Output | Clock | Clock |
Package / Case | 24-SSOP | 24-SSOP |
PLL | True | True |
Ratio - Input:Output [custom] | 1:1 | 1:1 |
Supplier Device Package | 24-SSOP | 24-SSOP |
Voltage - Supply [Max] | 3.465 V | 3.465 V |
Voltage - Supply [Min] | 3.135 V | 3.135 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Digikey | Tape & Reel (TR) | 2500 | $ 3.41 | |
Texas Instruments | LARGE T&R | 1 | $ 4.78 | |
100 | $ 3.90 | |||
250 | $ 3.06 | |||
1000 | $ 2.60 |
CDCFR83 Series
IC CLOCK GENERATOR 533MHZ 24QSOP
Part | Mounting Type | PLL | Voltage - Supply [Min] | Voltage - Supply [Max] | Package / Case | Differential - Input:Output | Supplier Device Package | Number of Circuits | Frequency - Max [Max] | Output | Ratio - Input:Output [custom] | Input | Operating Temperature [Min] | Operating Temperature [Max] |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments CDCFR83DBQRG4 | Surface Mount | 3.135 V | 3.465 V | 24-SSOP | No/Yes | 24-SSOP | 1 | 533 MHz | Clock | 1:1 | Clock | -40 °C | 85 °C | |
Texas Instruments CDCFR83ADBQG4 | Surface Mount | 3.135 V | 3.465 V | 24-SSOP | No/Yes | 24-SSOP | 1 | 533 MHz | Clock | 1:1 | Clock | -40 °C | 85 °C | |
Texas Instruments CDCFR83DBQ | Surface Mount | 3.135 V | 3.465 V | 24-SSOP | No/Yes | 24-SSOP | 1 | 533 MHz | Clock | 1:1 | Clock | -40 °C | 85 °C | |
Texas Instruments CDCFR83ADBQ | Surface Mount | 3.135 V | 3.465 V | 24-SSOP | No/Yes | 24-SSOP | 1 | 533 MHz | Clock | 1:1 | Clock | -40 °C | 85 °C | |
Texas Instruments CDCFR83DBQG4 | Surface Mount | 3.135 V | 3.465 V | 24-SSOP | No/Yes | 24-SSOP | 1 | 533 MHz | Clock | 1:1 | Clock | -40 °C | 85 °C | |
Texas Instruments CDCFR83DBQR | Surface Mount | 3.135 V | 3.465 V | 24-SSOP | No/Yes | 24-SSOP | 1 | 533 MHz | Clock | 1:1 | Clock | -40 °C | 85 °C | |
Texas Instruments CDCFR83ADBQRG4 | Surface Mount | 3.135 V | 3.465 V | 24-SSOP | No/Yes | 24-SSOP | 1 | 533 MHz | Clock | 1:1 | Clock | -40 °C | 85 °C | |
Texas Instruments CDCFR83ADBQR | Surface Mount | 3.135 V | 3.465 V | 24-SSOP | No/Yes | 24-SSOP | 1 | 533 MHz | Clock | 1:1 | Clock | -40 °C | 85 °C |
Description
General part information
CDCFR83 Series
The Direct Rambus clock generator (DRCG) provides the necessary clock signals to support a Direct Rambus memory subsystem. It includes signals to synchronize the Direct Rambus channel clock to an external system or processor clock. It is designed to support Direct Rambus memory on a desktop, workstation, server, and mobile PC motherboards. DRCG also provides an off-the-shelf solution for a broad range of Direct Rambus memory applications.
The DRCG provides clock multiplication and phase alignment for a Direct Rambus memory subsystem to enable synchronous communication between the Rambus channel and ASIC clock domains. In a Direct Rambus memory subsystem, a system clock source provides the REFCLK and PCLK clock references to the DRCG and memory controller, respectively. The DRCG multiplies REFCLK and drives a high-speed BUSCLK to RDRAMs and the memory controller. Gear ratio logic in the memory controller divides the PCLK and BUSCLK frequencies by ratios M and N such that PCLKM = SYNCLKN, where SYNCLK = BUSCLK/4. The DRCG detects the phase difference between PCLKM and SYNCLKN and adjusts the phase of BUSCLK such that the skew between PCLKM and SYNCLKN is minimized. This allows data to be transferred across the SYNCLK/PCLK boundary without incurring additional latency.
User control is provided by multiply and mode selection terminals. The multiply terminals provide selection of one of four clock frequency multiply ratios, generating BUSCLK frequencies ranging from 267 MHz to 533 MHz with clock references ranging from 33 MHz to 100 MHz. The mode select terminals can be used to select a bypass mode where the frequency multiplied reference clock is directly output to the Rambus channel for systems where synchronization between the Rambus clock and a system clock is not required. Test modes are provided to bypass the PLL and output REFCLK on the Rambus channel and to place the outputs in a high-impedance state for board testing.
Documents
Technical documentation and resources