ADC07D1520 Series
7-Bit, Dual 1.5-GSPS or Single 3.0-GSPS Analog-to-Digital Converter (ADC)
Manufacturer: Texas Instruments
Catalog(1 parts)
Part | Architecture | Supplier Device Package | Configuration | Data Interface | Reference Type | Voltage - Supply, Analog▲▼ | Voltage - Supply, Analog▲▼ | Ratio - S/H:ADC | Number of Inputs▲▼ | Sampling Rate (Per Second)▲▼ | Number of A/D Converters▲▼ | Features | Input Type | Voltage - Supply, Digital▲▼ | Voltage - Supply, Digital▲▼ | Mounting Type | Operating Temperature▲▼ | Operating Temperature▲▼ |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments ADC07D1520CIYB/NOPB7 Bit Analog to Digital Converter 2 Input 2 Folding Interpolating 128-HLQFP (20x20) | Folding Interpolating | 128-HLQFP (20x20) | MUX-S/H-ADC | LVDS - Parallel | Internal | 1.7999999523162842 V | 2 V | 1:1 | 2 ul | 3000000000 Ω | 2 ul | Simultaneous Sampling | Differential | 1.7999999523162842 V | 2 V | Surface Mount | -40 °C | 85 °C |
Key Features
• Single +1.9V ±0.1V OperationInterleave Mode for 2x Sample RateMultiple ADC Synchronization CapabilityAdjustment of Input Full-Scale Range, Clock Phase, and OffsetChoice of SDR or DDR Output Clocking1:1 or 1:2 Selectable Output DemuxSecond DCLK OutputDuty Cycle Corrected Sample ClockTest patternSingle +1.9V ±0.1V OperationInterleave Mode for 2x Sample RateMultiple ADC Synchronization CapabilityAdjustment of Input Full-Scale Range, Clock Phase, and OffsetChoice of SDR or DDR Output Clocking1:1 or 1:2 Selectable Output DemuxSecond DCLK OutputDuty Cycle Corrected Sample ClockTest pattern
Description
AI
The ADC07D1520 is a dual, low power, high performance CMOS analog-to-digital converter. The ADC07D1520 digitizes signals to 7 bits of resolution at sample rates up to 1.5 GSPS. Its features include a test pattern output for system debug, a clock phase adjust, and selectable output demultiplexer modes. This device is guaranteed to have no missing codes over the full operating temperature range. The unique folding and interpolating architecture, the fully differential comparator design, the innovative design of the internal sample-and-hold amplifier and the self-calibration scheme enable a very flat response of all dynamic parameters beyond Nyquist, producing a high 6.8 Effective Number of Bits (ENOB) with a 748 MHz input signal and a 1.5 GHz sample rate while providing a 10-18Code Error Rate (C.E.R.) Output formatting is offset binary and the Low Voltage Differential Signaling (LVDS) digital outputs are compatible with IEEE 1596.3-1996, with the exception of an adjustable common mode voltage between 0.8V and 1.2V.
Each converter has a selectable output demultiplexer which feeds two LVDS buses. If the 1:2 Demultiplexed Mode is selected, the output data rate is reduced to half the input sample rate on each bus. When Non-Demultiplexed Mode is selected, the output data rate on channels DI and DQ is at the same rate as the input sample clock. The two converters can be interleaved and used as a single 3 GSPS ADC.
The converter typically consumes less than 3.5 mW in the Power Down Mode and is available in a leaded or lead-free, 128-pin, thermally enhanced, exposed pad LQFP and operates over the Industrial (–40°C ≤ TA≤ +85°C) temperature range.
The ADC07D1520 is a dual, low power, high performance CMOS analog-to-digital converter. The ADC07D1520 digitizes signals to 7 bits of resolution at sample rates up to 1.5 GSPS. Its features include a test pattern output for system debug, a clock phase adjust, and selectable output demultiplexer modes. This device is guaranteed to have no missing codes over the full operating temperature range. The unique folding and interpolating architecture, the fully differential comparator design, the innovative design of the internal sample-and-hold amplifier and the self-calibration scheme enable a very flat response of all dynamic parameters beyond Nyquist, producing a high 6.8 Effective Number of Bits (ENOB) with a 748 MHz input signal and a 1.5 GHz sample rate while providing a 10-18Code Error Rate (C.E.R.) Output formatting is offset binary and the Low Voltage Differential Signaling (LVDS) digital outputs are compatible with IEEE 1596.3-1996, with the exception of an adjustable common mode voltage between 0.8V and 1.2V.
Each converter has a selectable output demultiplexer which feeds two LVDS buses. If the 1:2 Demultiplexed Mode is selected, the output data rate is reduced to half the input sample rate on each bus. When Non-Demultiplexed Mode is selected, the output data rate on channels DI and DQ is at the same rate as the input sample clock. The two converters can be interleaved and used as a single 3 GSPS ADC.
The converter typically consumes less than 3.5 mW in the Power Down Mode and is available in a leaded or lead-free, 128-pin, thermally enhanced, exposed pad LQFP and operates over the Industrial (–40°C ≤ TA≤ +85°C) temperature range.