Zenode.ai Logo

74LS193 Series

Synchronous 4-Bit Up/Down Binary Counters With Dual Clock and Clear

Manufacturer: Texas Instruments
Link to Manufacturer Page: https://www.ti.com/

Catalog

Synchronous 4-Bit Up/Down Binary Counters With Dual Clock and Clear

PartDirectionMounting TypeSupplier Device PackageLogic TypeTrigger TypeTimingNumber of Bits per ElementOperating Temperature [Max]Operating Temperature [Min]Number of Elements [custom]Count RateVoltage - Supply [Min]Voltage - Supply [Max]Package / CasePackage / CaseReset
Texas Instruments
SN74LS193D
Down, Up
Surface Mount
16-SOIC
Binary Counter
Positive Edge
Synchronous
4
70 ░C
0 °C
1
32 MHz
4.75 V
5.25 V
16-SOIC
0.154 in, 3.9 mm Width
Asynchronous
Texas Instruments
SN74LS193NS
Texas Instruments
SN74LS193DR
Down, Up
Surface Mount
16-SOIC
Binary Counter
Positive Edge
Synchronous
4
70 ░C
0 °C
1
32 MHz
4.75 V
5.25 V
16-SOIC
0.154 in, 3.9 mm Width
Asynchronous
Texas Instruments
SN74LS193NSR
Down, Up
Surface Mount
16-SO
Binary Counter
Positive Edge
Synchronous
4
70 ░C
0 °C
1
32 MHz
4.75 V
5.25 V
16-SOIC (0.209", 5.30mm Width)
Asynchronous

Key Features

Cascading Circuitry Provided InternallySynchronous OperationIndividual Preset to Each Flip-FlopFully Independent Clear InputCascading Circuitry Provided InternallySynchronous OperationIndividual Preset to Each Flip-FlopFully Independent Clear Input

Description

AI
These monolithic circuits are synchronous reversible (up/down) counters having a complexity of 55 equivalent gates. The '192 and 'LS192 circuits are BCD counters and the '193 and 'LS193 are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidently with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple-clock) counters. The outputs of the four master-slave flip-flops are triggered by a low-to-high-level transition of either count (clock) input. The direction of counting is determined by which count input is pulsed while the other count input is high. All four counters are fully programmable; that is, each output may be preset to either level by entering the desired data at the data inputs while the load input is low. The output will change to agree with the data inputs independently of the count pulses. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs. A clear input has been provided which forces all outputs to the low level when a high level is applied. The clear function is independent of the count and load inputs. The clear, count, and load inputs are buffered to lower the drive requirements. This reduces the number of clock drivers etc., required for long words. These counters are designed to be cascaded without the need for external circuitry. Both borrow and carry outputs are available to cascade both the up- and down-counting functions. The borrow output produces a pulse equal in width to the count-down input when the counter underflows. Similarly, the carry output produces a pulse equal in width to the count-up input when an overflow condition exists. The counters can then be easily cascaded by feeding the borrow and carry outputs to the count-down and count-up inputs respectively of the succeeding counter. These monolithic circuits are synchronous reversible (up/down) counters having a complexity of 55 equivalent gates. The '192 and 'LS192 circuits are BCD counters and the '193 and 'LS193 are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidently with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple-clock) counters. The outputs of the four master-slave flip-flops are triggered by a low-to-high-level transition of either count (clock) input. The direction of counting is determined by which count input is pulsed while the other count input is high. All four counters are fully programmable; that is, each output may be preset to either level by entering the desired data at the data inputs while the load input is low. The output will change to agree with the data inputs independently of the count pulses. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the preset inputs. A clear input has been provided which forces all outputs to the low level when a high level is applied. The clear function is independent of the count and load inputs. The clear, count, and load inputs are buffered to lower the drive requirements. This reduces the number of clock drivers etc., required for long words. These counters are designed to be cascaded without the need for external circuitry. Both borrow and carry outputs are available to cascade both the up- and down-counting functions. The borrow output produces a pulse equal in width to the count-down input when the counter underflows. Similarly, the carry output produces a pulse equal in width to the count-up input when an overflow condition exists. The counters can then be easily cascaded by feeding the borrow and carry outputs to the count-down and count-up inputs respectively of the succeeding counter.