TPS70248 Series
500-mA, dual-channel low-dropout voltage regulator with power good & independent enable
Manufacturer: Texas Instruments
Catalog(2 parts)
Part | Mounting Type | Package / Case▲▼ | Package / Case | Package / Case▲▼ | Voltage - Input (Max)▲▼ | Current - Output▲▼ | Number of Regulators▲▼ | Current - Quiescent (Iq)▲▼ | Control Features | Current - Supply (Max)▲▼ | Voltage - Output (Min/Fixed)▲▼ | Voltage - Output (Min/Fixed)▲▼ | Supplier Device Package | Output Configuration | Output Type▲▼ | Voltage Dropout (Max)▲▼ | Operating Temperature▲▼ | Operating Temperature▲▼ | Protection Features | PSRR▲▼ |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments TPS70248PWPLinear Voltage Regulator IC Positive Fixed 2 Output 500mA, 250mA 20-HTSSOP | Surface Mount | 0.004394200164824724 m | 20-PowerTSSOP | 0.004399999976158142 m | 6 V | 0.25 A, 0.5 A | 2 ul | 0.0001900000061141327 A | Enable, Power Good, Reset, Sequencing | 0.0002300000051036477 A | 1.5 V | 3.299999952316284 V | 20-HTSSOP | Positive | 27.030000686645508 °C/W | 0.2800000011920929 V | 125 °C | -40 °C | Over Current, Over Temperature, Reverse Polarity, Under Voltage Lockout (UVLO) | 50 ul, 60 ul |
Texas Instruments TPS70248PWPRLinear Voltage Regulator IC Positive Fixed 2 Output 500mA, 250mA 20-HTSSOP | Surface Mount | 0.004394200164824724 m | 20-PowerTSSOP | 0.004399999976158142 m | 6 V | 0.25 A, 0.5 A | 2 ul | 0.0001900000061141327 A | Enable, Power Good, Reset, Sequencing | 0.0002300000051036477 A | 1.5 V | 3.299999952316284 V | 20-HTSSOP | Positive | 27.030000686645508 °C/W | 0.2800000011920929 V | 125 °C | -40 °C | Over Current, Over Temperature, Reverse Polarity, Under Voltage Lockout (UVLO) | 50 ul, 60 ul |
Key Features
• Dual Output Voltages for Split-Supply ApplicationsIndependent Enable Functions (See Part Number TPS701xx for Sequenced Outputs)Output Current Range of 500mA on Regulator 1 and 250mA on Regulator 2Fast Transient ResponseVoltage Options: 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V, and Dual Adjustable OutputsOpen Drain Power-On Reset with 120ms DelayOpen Drain Power Good for Regulator 1 and Regulator 2Ultralow 190µA (typ) Quiescent Current1µA Input Current During StandbyLow Noise: 65µVRMSWithout Bypass CapacitorQuick Output Capacitor Discharge FeatureOne Manual Reset Input2% Accuracy Over Load and TemperatureUndervoltage Lockout (UVLO) Feature20-Pin PowerPAD TSSOP PackageThermal Shutdown ProtectionDual Output Voltages for Split-Supply ApplicationsIndependent Enable Functions (See Part Number TPS701xx for Sequenced Outputs)Output Current Range of 500mA on Regulator 1 and 250mA on Regulator 2Fast Transient ResponseVoltage Options: 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V, and Dual Adjustable OutputsOpen Drain Power-On Reset with 120ms DelayOpen Drain Power Good for Regulator 1 and Regulator 2Ultralow 190µA (typ) Quiescent Current1µA Input Current During StandbyLow Noise: 65µVRMSWithout Bypass CapacitorQuick Output Capacitor Discharge FeatureOne Manual Reset Input2% Accuracy Over Load and TemperatureUndervoltage Lockout (UVLO) Feature20-Pin PowerPAD TSSOP PackageThermal Shutdown Protection
Description
AI
The TPS702xx is a low dropout voltage regulator with integrated SVS (RESET, POR, or power on reset) and power good (PG) functions. These devices are capable of supplying 500mA and 250mA by regulator 1 and regulator 2 respectively. Quiescent current is typically 190µA at full load. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit (power on reset), manual reset input, and independent enable functions provide a complete system solution.
The TPS702xx family of voltage regulators offers very low dropout voltage and dual outputs. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10µF low ESR capacitors.
These devices have fixed 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V, and adjustable voltage options. Regulator 1 can support up to 500mA, and regulator 2 can support up to 250mA. Separate voltage inputs allow the designer to configure the source power.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 170mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230µA over the full range of output current and full range of temperature). This LDO family also features a sleep mode; applying a high signal toEN1orEN2(enable) shuts down regulator 1 or regulator 2, respectively. When a high signal is applied to bothEN1andEN2, both regulators enter sleep mode, thereby reducing the input current to 2µA at TJ= +25°C.
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).
The PG1 pin reports the voltage condition at VOUT1. The PG1 pin can be used to implement a SVS (RESET, POR, or power on reset) for the circuitry supplied by regulator 1. The PG2 pin reports the voltage conditions at VOUT2. The PG2 pin can be used to implement a SVS (power on reset) for the circuitry supplied by regulator 2.
The TPS702xx features aRESET(SVS, POR, or power on reset).RESEToutput initiates a reset in the event of an undervoltage condition.RESETalso indicates the status of the manual reset pin (MR). WhenMRis in the logic high state,RESETgoes to a high impedance state after a 120ms delay. To monitor VOUT1, the PG1 output pin can be connected toMR. To monitor VOUT2, the PG2 output pin can be connected toMR.
The device has an undervoltage lockout UVLO circuit that prevents the internal regulators from turning on until VIN1reaches 2.5V.
The TPS702xx is a low dropout voltage regulator with integrated SVS (RESET, POR, or power on reset) and power good (PG) functions. These devices are capable of supplying 500mA and 250mA by regulator 1 and regulator 2 respectively. Quiescent current is typically 190µA at full load. Differentiated features, such as accuracy, fast transient response, SVS supervisory circuit (power on reset), manual reset input, and independent enable functions provide a complete system solution.
The TPS702xx family of voltage regulators offers very low dropout voltage and dual outputs. These devices have extremely low noise output performance without using any added filter bypass capacitors and are designed to have a fast transient response and be stable with 10µF low ESR capacitors.
These devices have fixed 3.3V/2.5V, 3.3V/1.8V, 3.3V/1.5V, 3.3V/1.2V, and adjustable voltage options. Regulator 1 can support up to 500mA, and regulator 2 can support up to 250mA. Separate voltage inputs allow the designer to configure the source power.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 170mV on regulator 1) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230µA over the full range of output current and full range of temperature). This LDO family also features a sleep mode; applying a high signal toEN1orEN2(enable) shuts down regulator 1 or regulator 2, respectively. When a high signal is applied to bothEN1andEN2, both regulators enter sleep mode, thereby reducing the input current to 2µA at TJ= +25°C.
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator is turned off (disabled).
The PG1 pin reports the voltage condition at VOUT1. The PG1 pin can be used to implement a SVS (RESET, POR, or power on reset) for the circuitry supplied by regulator 1. The PG2 pin reports the voltage conditions at VOUT2. The PG2 pin can be used to implement a SVS (power on reset) for the circuitry supplied by regulator 2.
The TPS702xx features aRESET(SVS, POR, or power on reset).RESEToutput initiates a reset in the event of an undervoltage condition.RESETalso indicates the status of the manual reset pin (MR). WhenMRis in the logic high state,RESETgoes to a high impedance state after a 120ms delay. To monitor VOUT1, the PG1 output pin can be connected toMR. To monitor VOUT2, the PG2 output pin can be connected toMR.
The device has an undervoltage lockout UVLO circuit that prevents the internal regulators from turning on until VIN1reaches 2.5V.