Zenode.ai Logo

74LVTH162374 Series

3.3-V ABT 16-Bit Edge-Triggered D-Type Flip-Flops With 3-State Outputs

Manufacturer: Texas Instruments

Catalog(6 parts)

PartSupplier Device PackageOutput TypeVoltage - SupplyVoltage - SupplyCurrent - Quiescent (Iq)Input CapacitancePackage / CasePackage / CasePackage / CaseNumber of Bits per ElementClock FrequencyMax Propagation Delay @ V, Max CLMounting TypeFunctionCurrent - Output High, LowCurrent - Output High, LowOperating TemperatureOperating TemperatureTypeTrigger TypeNumber of ElementsSupplier Device PackageSupplier Device Package
Texas Instruments
SN74LVTH162374DGGR
Flip Flop 2 Element D-Type 8 Bit Positive Edge 48-TFSOP (0.240", 6.10mm Width)
48-TSSOP
Tri-State, Non-Inverted
2.700000047683716 V
3.5999999046325684 V
0.0001900000061141327 A
2.9999999880125916e-12 F
0.006099999882280827 m
48-TFSOP
0.006095999851822853 m
8 ul
160000000 Hz
5.2999999944347564e-9 s
Surface Mount
Standard
0.012000000104308128 A
0.012000000104308128 A
85 °C
-40 °C
D-Type
Positive Edge
2 ul
Texas Instruments
74LVTH162374GRDR
Flip Flop 2 Element D-Type 8 Bit Positive Edge 54-TFBGA
54-BGA Microstar Junior
Tri-State, Non-Inverted
2.700000047683716 V
3.5999999046325684 V
0.0001900000061141327 A
2.9999999880125916e-12 F
54-TFBGA
8 ul
160000000 Hz
5.2999999944347564e-9 s
Surface Mount
Standard
0.012000000104308128 A
0.012000000104308128 A
85 °C
-40 °C
D-Type
Positive Edge
2 ul
5.5 ul
8 ul
Texas Instruments
74LVTH162374ZQLR
Flip Flop 2 Element D-Type 8 Bit Positive Edge 56-VFBGA
56-BGA Microstar Junior (7x4.5)
Tri-State, Non-Inverted
2.700000047683716 V
3.5999999046325684 V
0.0001900000061141327 A
2.9999999880125916e-12 F
56-VFBGA
8 ul
160000000 Hz
5.2999999944347564e-9 s
Surface Mount
Standard
0.012000000104308128 A
0.012000000104308128 A
85 °C
-40 °C
D-Type
Positive Edge
2 ul
Texas Instruments
SN74LVTH162374DL
Flip Flop 2 Element D-Type 8 Bit Positive Edge 48-BSSOP (0.295", 7.50mm Width)
48-SSOP
Tri-State, Non-Inverted
2.700000047683716 V
3.5999999046325684 V
0.0001900000061141327 A
2.9999999880125916e-12 F
48-BSSOP (0.295", 7.50mm Width)
8 ul
160000000 Hz
5.2999999944347564e-9 s
Surface Mount
Standard
0.012000000104308128 A
0.012000000104308128 A
85 °C
-40 °C
D-Type
Positive Edge
2 ul
Texas Instruments
74LVTH162374ZRDR
Flip Flop 2 Element D-Type 8 Bit Positive Edge 54-TFBGA
54-BGA Microstar Junior
Tri-State, Non-Inverted
2.700000047683716 V
3.5999999046325684 V
0.0001900000061141327 A
2.9999999880125916e-12 F
54-TFBGA
8 ul
160000000 Hz
5.2999999944347564e-9 s
Surface Mount
Standard
0.012000000104308128 A
0.012000000104308128 A
85 °C
-40 °C
D-Type
Positive Edge
2 ul
5.5 ul
8 ul
Texas Instruments
SN74LVTH162374KR
Flip Flop 2 Element D-Type 8 Bit Positive Edge 56-VFBGA
56-BGA Microstar Junior (7x4.5)
Tri-State, Non-Inverted
2.700000047683716 V
3.5999999046325684 V
0.0001900000061141327 A
2.9999999880125916e-12 F
56-VFBGA
8 ul
160000000 Hz
5.2999999944347564e-9 s
Surface Mount
Standard
0.012000000104308128 A
0.012000000104308128 A
85 °C
-40 °C
D-Type
Positive Edge
2 ul

Key Features

Members of the Texas Instruments Widebus™ FamilyOutput Ports Have Equivalent 22-Series Resistors, So No External Resistors Are RequiredSupport Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)Support Unregulated Battery Operation Down to 2.7 VTypical VOLP(Output Ground Bounce) <0.8 V at VCC= 3.3 V, TA= 25°CIoffand Power-Up 3-State Support Hot InsertionBus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsDistributed VCCand GND Pins Minimize High-Speed Switching NoiseFlow-Through Architecture Optimizes PCB LayoutLatch-Up Performance Exceeds 500 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)Widebus is a trademark of Texas Instruments.Members of the Texas Instruments Widebus™ FamilyOutput Ports Have Equivalent 22-Series Resistors, So No External Resistors Are RequiredSupport Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)Support Unregulated Battery Operation Down to 2.7 VTypical VOLP(Output Ground Bounce) <0.8 V at VCC= 3.3 V, TA= 25°CIoffand Power-Up 3-State Support Hot InsertionBus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsDistributed VCCand GND Pins Minimize High-Speed Switching NoiseFlow-Through Architecture Optimizes PCB LayoutLatch-Up Performance Exceeds 500 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)Widebus is a trademark of Texas Instruments.

Description

AI
The 'LVTH162374 devices are 16-bit edge-triggered D-type flip-flops with 3-state outputs designed for low-voltage (3.3-V) VCCoperation, but with the capability to provide a TTL interface to a 5-V system environment. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. These devices can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK), the Q outputs of the flip-flop take on the logic levels set up at the D inputs. A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OEdoes not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The outputs, which are designed to source or sink up to 12 mA, include equivalent 22-series resistors to reduce overshoot and undershoot. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCCis between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. These devices are fully specified for hot-insertion applications using Ioffand power-up 3-state. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The 'LVTH162374 devices are 16-bit edge-triggered D-type flip-flops with 3-state outputs designed for low-voltage (3.3-V) VCCoperation, but with the capability to provide a TTL interface to a 5-V system environment. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. These devices can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK), the Q outputs of the flip-flop take on the logic levels set up at the D inputs. A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OEdoes not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The outputs, which are designed to source or sink up to 12 mA, include equivalent 22-series resistors to reduce overshoot and undershoot. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCCis between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. These devices are fully specified for hot-insertion applications using Ioffand power-up 3-state. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.