74ACT161 Series
Synchronous Presettable Binary Counters with Asynchronous Reset
Manufacturer: Texas Instruments
Catalog(2 parts)
Part | Count Rate▲▼ | Operating Temperature▲▼ | Operating Temperature▲▼ | Voltage - Supply▲▼ | Voltage - Supply▲▼ | Logic Type | Reset | Number of Bits per Element▲▼ | Timing | Mounting Type | Trigger Type | Supplier Device Package | Direction | Package / Case | Package / Case▲▼ | Number of Elements▲▼ |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
80000000 Hz | -55 °C | 125 °C | 5.5 V | 4.5 V | Binary Counter | Asynchronous | 4 ul | Synchronous | Surface Mount | Positive Edge | 16-SOIC | Up | 16-SOIC | 0.003911599982529879 m, 3.900000095367432 ul | 1 ul | |
80000000 Hz | -55 °C | 125 °C | 5.5 V | 4.5 V | Binary Counter | Asynchronous | 4 ul | Synchronous | Surface Mount | Positive Edge | 16-SOIC | Up | 16-SOIC | 0.003911599982529879 m, 3.900000095367432 ul | 1 ul |
Key Features
• Inputs Are TTL-Voltage CompatibleInternal Look-Ahead for Fast CountingCarry Output for n-Bit CascadingSynchronous CountingSynchronously ProgrammableSCR-Latchup-Resistant CMOS Process and Circuit DesignExceeds 2-kV ESD Protection per MIL-STD-883, Method 3015Inputs Are TTL-Voltage CompatibleInternal Look-Ahead for Fast CountingCarry Output for n-Bit CascadingSynchronous CountingSynchronously ProgrammableSCR-Latchup-Resistant CMOS Process and Circuit DesignExceeds 2-kV ESD Protection per MIL-STD-883, Method 3015
Description
AI
The ’ACT161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.
These devices are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.
The clear function is asynchronous. A low level at the clear (CLR)\ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD)\, or enable inputs.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QAhigh). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.
The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.
The ’ACT161 devices are 4-bit binary counters. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform.
These devices are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. Presetting is synchronous; therefore, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs.
The clear function is asynchronous. A low level at the clear (CLR)\ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD)\, or enable inputs.
The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QAhigh). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK.
The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.