Zenode.ai Logo

74LVC821 Series

10-Bit Bus-Interface Flip-Flop With 3-State Outputs

Manufacturer: Texas Instruments

Catalog(9 parts)

PartTrigger TypeOperating TemperatureOperating TemperatureVoltage - SupplyVoltage - SupplyNumber of Bits per ElementTypeFunctionMax Propagation Delay @ V, Max CLOutput TypePackage / CasePackage / CasePackage / CaseCurrent - Quiescent (Iq)Input CapacitanceNumber of ElementsMounting TypeCurrent - Output High, LowCurrent - Output High, LowClock FrequencySupplier Device PackagePackage / CasePackage / CasePackage / CasePackage / CasePackage / CasePackage / CasePackage / CasePackage / Case
Texas Instruments
SN74LVC821ANSRE4
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-SOIC (0.209", 5.30mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-SOIC
0.0052999998442828655 m
0.005308600142598152 m
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-SO
Texas Instruments
SN74LVC821ADBRG4
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-SSOP (0.209", 5.30mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-SSOP
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-SSOP
0.005308600142598152 m
0.0052999998442828655 m
Texas Instruments
SN74LVC821APWR
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-TSSOP (0.173", 4.40mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-TSSOP
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-TSSOP
0.004399999976158142 m
0.004394200164824724 m
Texas Instruments
SN74LVC821ANSR
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-SOIC (0.209", 5.30mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-SOIC
0.0052999998442828655 m
0.005308600142598152 m
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-SO
Texas Instruments
SN74LVC821ADGVR
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-TFSOP (0.173", 4.40mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-TFSOP (0.173", 4.40mm Width)
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-TVSOP
0.004394200164824724 m
0.004399999976158142 m
Texas Instruments
SN74LVC821ADWR
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-SOIC (0.295", 7.50mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-SOIC
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-SOIC
0.007499999832361937 m
0.007493000011891127 m
Texas Instruments
SN74LVC821APW
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-TSSOP (0.173", 4.40mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-TSSOP
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-TSSOP
0.004399999976158142 m
0.004394200164824724 m
Texas Instruments
SN74LVC821APWT
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-TSSOP (0.173", 4.40mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-TSSOP
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-TSSOP
0.004399999976158142 m
0.004394200164824724 m
Texas Instruments
SN74LVC821ADW
Flip Flop 1 Element D-Type 10 Bit Positive Edge 24-SOIC (0.295", 7.50mm Width)
Positive Edge
85 °C
-40 °C
3.5999999046325684 V
1.649999976158142 V
10 ul
D-Type
Standard
7.300000159915497e-9 s
Tri-State, Non-Inverted
24-SOIC
0.000009999999747378752 A
4.999999980020986e-12 F
1 ul
Surface Mount
0.024000000208616257 A
0.024000000208616257 A
150000000 Hz
24-SOIC
0.007499999832361937 m
0.007493000011891127 m

Key Features

Operates From 1.65 V to 3.6 VInputs Accept Voltages to 5.5 VMax tpdof 7.3 ns at 3.3 VTypical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CTypical VOHV(Output VOHUndershoot)>2 V at VCC= 3.3 V, TA= 25°CSupports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)IoffSupports Partial-Power-Down Mode OperationLatch-Up Performance Exceeds 250 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)Operates From 1.65 V to 3.6 VInputs Accept Voltages to 5.5 VMax tpdof 7.3 ns at 3.3 VTypical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CTypical VOHV(Output VOHUndershoot)>2 V at VCC= 3.3 V, TA= 25°CSupports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V VCC)IoffSupports Partial-Power-Down Mode OperationLatch-Up Performance Exceeds 250 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)

Description

AI
This 10-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC821A features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers. The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs. A buffered output-enable (OE)\ input can be used to place the ten outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE\ does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This 10-bit bus-interface flip-flop is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC821A features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing wider buffer registers, I/O ports, bidirectional bus drivers with parity, and working registers. The ten flip-flops are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs. A buffered output-enable (OE)\ input can be used to place the ten outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE\ does not affect the internal operations of the latch. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.