74LVTH574 Series
3.3-V ABT Octal Edge-Triggered D-Type Flip-Flops With 3-State Outputs
Manufacturer: Texas Instruments
Catalog(9 parts)
Part | Input Capacitance▲▼ | Voltage - Supply▲▼ | Voltage - Supply▲▼ | Number of Elements▲▼ | Supplier Device Package | Function | Current - Output High, Low▲▼ | Current - Quiescent (Iq)▲▼ | Output Type | Package / Case▲▼ | Package / Case▲▼ | Package / Case | Trigger Type | Max Propagation Delay @ V, Max CL▲▼ | Operating Temperature▲▼ | Operating Temperature▲▼ | Clock Frequency▲▼ | Mounting Type | Number of Bits per Element▲▼ | Type |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments SN74LVTH574IPWREPFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-TSSOP (0.173", 4.40mm Width) | 2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-TSSOP | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 0.004394200164824724 m | 0.004399999976158142 m | 20-TSSOP | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type |
Texas Instruments SN74LVTH574DBRFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-SSOP (0.209", 5.30mm Width) | 2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-SSOP | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 0.0052999998442828655 m, 0.005308600142598152 m | 20-SSOP | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type | |
Texas Instruments SN74LVTH574DBFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-SSOP (0.209", 5.30mm Width) | 2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-SSOP | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 0.0052999998442828655 m, 0.005308600142598152 m | 20-SSOP | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type | |
Texas Instruments SN74LVTH574DWRFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295", 7.50mm Width) | 2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-SOIC | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 0.007493000011891127 m, 0.007499999832361937 m | 20-SOIC | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type | |
2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-BGA MICROSTAR JUNIOR (4x3) | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 20-VFBGA | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type | |||
2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-VQFN (3.5x4.5) | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 20-VFQFN Exposed Pad | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type | |||
Texas Instruments SN74LVTH574PWRFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-TSSOP (0.173", 4.40mm Width) | 2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-TSSOP | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 0.004394200164824724 m | 0.004399999976158142 m | 20-TSSOP | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type |
Texas Instruments SN74LVTH574DWFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295", 7.50mm Width) | 2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-SOIC | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 0.007493000011891127 m, 0.007499999832361937 m | 20-SOIC | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type | |
Texas Instruments SN74LVTH574PWFlip Flop 1 Element D-Type 8 Bit Positive Edge 20-TSSOP (0.173", 4.40mm Width) | 2.9999999880125916e-12 F | 2.700000047683716 V | 3.5999999046325684 V | 1 ul | 20-TSSOP | Standard | 0.03200000151991844 A, 0.06400000303983688 A | 0.0001900000061141327 A | Tri-State, Non-Inverted | 0.004394200164824724 m | 0.004399999976158142 m | 20-TSSOP | Positive Edge | 4.4999999282424605e-9 s | 85 °C | -40 °C | 150000000 Hz | Surface Mount | 8 ul | D-Type |
Key Features
• Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)Support Unregulated Battery Operation Down to 2.7 VTypical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CIoffand Power-Up 3-State Support Hot InsertionBus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsLatch-Up Performance Exceeds 500 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)Support Unregulated Battery Operation Down to 2.7 VTypical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CIoffand Power-Up 3-State Support Hot InsertionBus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsLatch-Up Performance Exceeds 500 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)
Description
AI
These octal flip-flops are designed specifically for low-voltage (3.3-V) VCCoperation, but with the capability to provide a TTL interface to a 5-V system environment.
The eight flip-flops of the ’LVTH574 devices are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE\) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\ does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioffand power-up 3-state. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.
These octal flip-flops are designed specifically for low-voltage (3.3-V) VCCoperation, but with the capability to provide a TTL interface to a 5-V system environment.
The eight flip-flops of the ’LVTH574 devices are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.
A buffered output-enable (OE\) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\ does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioffand power-up 3-state. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.