AM1808 Series
Sitara processor: Arm9, LPDDR, DDR2, display, Ethernet
Manufacturer: Texas Instruments
Link to Manufacturer Page: https://www.ti.com/
Catalog
Sitara processor: Arm9, LPDDR, DDR2, display, Ethernet
Part | Display & Interface Controllers | USB | Package / Case | Number of Cores/Bus Width | SATA | Ethernet | Core Processor | Voltage - I/O | Operating Temperature [Min] | Operating Temperature [Max] | Speed | RAM Controllers | Graphics Acceleration | Mounting Type | Additional Interfaces | Supplier Device Package | Co-Processors/DSP | Co-Processors/DSP |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments AM1808EZWTD4 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | -40 °C | 90 °C | 456 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808BZWTT3 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | -40 °C | 125 ¯C | 375 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808BZCED4 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | -40 °C | 90 °C | 456 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (13x13) | CP15 | System Control | |
Texas Instruments AM1808EZWT4 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | 0 °C | 90 °C | 456 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808BZWTD4 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | -40 °C | 90 °C | 456 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808BZCE3 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | 0 °C | 90 °C | 375 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (13x13) | CP15 | System Control | |
Texas Instruments AM1808EZWTA3 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | -40 °C | 105 °C | 375 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808EZCED4 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | -40 °C | 90 °C | 456 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (13x13) | CP15 | System Control | |
Texas Instruments AM1808BZWTA3 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | -40 °C | 105 °C | 375 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808EZWTT3 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | 0 °C | 90 °C | 375 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808BZCE4 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | 0 °C | 90 °C | 456 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (13x13) | CP15 | System Control | |
Texas Instruments AM1808EZWT3 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | 0 °C | 90 °C | 375 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808EZCE4 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | 0 °C | 90 °C | 456 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (13x13) | CP15 | System Control | |
Texas Instruments AM1808BZWT4 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | 0 °C | 90 °C | 456 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (16x16) | CP15 | System Control | |
Texas Instruments AM1808EZCEA3 | LCD | USB 1.1 + PHY (1), USB 2.0 + PHY (1) | 361-LFBGA | 1 Core, 32 Bit | SATA 3Gbps (1) | 10/100Mbps (1) | ARM926EJ-S | 1.8 V, 3.3 V | -40 °C | 105 °C | 375 MHz | DDR2, LPDDR | Surface Mount | I2C, McASP, McBSP, MMC/SD, SPI, UART | 361-NFBGA (13x13) | CP15 | System Control |
Key Features
• 375- and 456-MHz ARM926EJ-S RISC MPUARM926EJ-S Core32-Bit and 16-Bit (Thumb) InstructionsSingle-Cycle MACARM Jazelle TechnologyEmbedded ICE-RT for Real-Time DebugARM9 Memory Architecture16KB of Instruction Cache16KB of Data Cache8KB of RAM (Vector Table)64KB of ROMEnhanced Direct Memory Access Controller 3 (EDMA3):2 Channel Controllers3 Transfer Controllers64 Independent DMA Channels16 Quick DMA ChannelsProgrammable Transfer Burst Size128KB of On-Chip Memory1.8-V or 3.3-V LVCMOS I/Os (Except for USB and DDR2 Interfaces)Two External Memory Interfaces:EMIFANOR (8- or 16-Bit-Wide Data)NAND (8- or 16-Bit-Wide Data)16-Bit SDRAM with 128-MB Address SpaceDDR2/Mobile DDR Memory Controller with one of the following:16-Bit DDR2 SDRAM with 256-MB Address Space16-Bit mDDR SDRAM with 256-MB Address SpaceThree Configurable 16550-Type UART Modules:With Modem Control Signals16-Byte FIFO16x or 13x Oversampling OptionLCD ControllerTwo Serial Peripheral Interfaces (SPIs) Each with Multiple Chip SelectsTwo Multimedia Card (MMC)/Secure Digital (SD) Card Interfaces with Secure Data I/O (SDIO) InterfacesTwo Master and Slave Inter-Integrated Circuits(I2C Bus)One Host-Port Interface (HPI) with 16-Bit-Wide Muxed Address and Data Bus For High BandwidthProgrammable Real-Time Unit Subsystem (PRUSS)Two Independent Programmable Real-Time Unit (PRU) Cores32-Bit Load-Store RISC Architecture4KB of Instruction RAM per Core512 Bytes of Data RAM per CorePRUSS can be Disabled via Software to Save PowerRegister 30 of Each PRU is Exported from the Subsystem in Addition to the Normal R31 Output of the PRU Cores.Standard Power-Management MechanismClock GatingEntire Subsystem Under a Single PSC Clock Gating DomainDedicated Interrupt ControllerDedicated Switched Central ResourceUSB 1.1 OHCI (Host) with Integrated PHY (USB1)USB 2.0 OTG Port with Integrated PHY (USB0)USB 2.0 High- and Full-Speed ClientUSB 2.0 High-, Full-, and Low-Speed HostEnd Point 0 (Control)End Points 1,2,3,4 (Control, Bulk, Interrupt or ISOC) RX and TXOne Multichannel Audio Serial Port (McASP):Transmit and Receive ClocksTwo Clock Zones and 16 Serial Data PinsSupports TDM, I2S, and Similar FormatsDIT-CapableFIFO Buffers for Transmit and ReceiveTwo Multichannel Buffered Serial Ports (McBSPs):Transmit and Receive ClocksSupports TDM, I2S, and Similar FormatsAC97 Audio Codec InterfaceTelecom Interfaces (ST-Bus, H100)128-Channel TDMFIFO Buffers for Transmit and Receive10/100 Mbps Ethernet MAC (EMAC):IEEE 802.3 CompliantMII Media-Independent InterfaceRMII Reduced Media-Independent InterfaceManagement Data I/O (MDIO) ModuleVideo Port Interface (VPIF):Two 8-Bit SD (BT.656), Single 16-Bit or Single Raw (8-, 10-, and 12-Bit) Video Capture ChannelsTwo 8-Bit SD (BT.656), Single 16-Bit Video Display ChannelsUniversal Parallel Port (uPP):High-Speed Parallel Interface to FPGAs and Data ConvertersData Width on Both Channels is 8- to 16-Bit InclusiveSingle-Data Rate or Dual-Data Rate TransfersSupports Multiple Interfaces with START, ENABLE, and WAIT ControlsSerial ATA (SATA) Controller:Supports SATA I (1.5 Gbps) and SATA II(3.0 Gbps)Supports all SATA Power-Management FeaturesHardware-Assisted Native Command Queueing (NCQ) for up to 32 EntriesSupports Port Multiplier and Command-Based SwitchingReal-Time Clock (RTC) with 32-kHz Oscillator and Separate Power RailThree 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)One 64-Bit General-Purpose or Watchdog Timer (Configurable as Two 32-Bit General-Purpose Timers)Two Enhanced High-Resolution Pulse Width Modulators (eHRPWMs):Dedicated 16-Bit Time-Base Counter with Period and Frequency Control6 Single-Edge Outputs, 6 Dual-Edge Symmetric Outputs, or 3 Dual-Edge Asymmetric OutputsDead-Band GenerationPWM Chopping by High-Frequency CarrierTrip Zone InputThree 32-Bit Enhanced Capture (eCAP) Modules:Configurable as 3 Capture Inputs or 3 Auxiliary Pulse Width Modulator (APWM) OutputsSingle-Shot Capture of up to Four Event Time-Stamps361-Ball Pb-Free Plastic Ball Grid Array (PBGA) [ZCE Suffix], 0.65-mm Ball Pitch361-Ball Pb-Free PBGA [ZWT Suffix], 0.80-mm Ball PitchCommercial or Extended Temperature375- and 456-MHz ARM926EJ-S RISC MPUARM926EJ-S Core32-Bit and 16-Bit (Thumb) InstructionsSingle-Cycle MACARM Jazelle TechnologyEmbedded ICE-RT for Real-Time DebugARM9 Memory Architecture16KB of Instruction Cache16KB of Data Cache8KB of RAM (Vector Table)64KB of ROMEnhanced Direct Memory Access Controller 3 (EDMA3):2 Channel Controllers3 Transfer Controllers64 Independent DMA Channels16 Quick DMA ChannelsProgrammable Transfer Burst Size128KB of On-Chip Memory1.8-V or 3.3-V LVCMOS I/Os (Except for USB and DDR2 Interfaces)Two External Memory Interfaces:EMIFANOR (8- or 16-Bit-Wide Data)NAND (8- or 16-Bit-Wide Data)16-Bit SDRAM with 128-MB Address SpaceDDR2/Mobile DDR Memory Controller with one of the following:16-Bit DDR2 SDRAM with 256-MB Address Space16-Bit mDDR SDRAM with 256-MB Address SpaceThree Configurable 16550-Type UART Modules:With Modem Control Signals16-Byte FIFO16x or 13x Oversampling OptionLCD ControllerTwo Serial Peripheral Interfaces (SPIs) Each with Multiple Chip SelectsTwo Multimedia Card (MMC)/Secure Digital (SD) Card Interfaces with Secure Data I/O (SDIO) InterfacesTwo Master and Slave Inter-Integrated Circuits(I2C Bus)One Host-Port Interface (HPI) with 16-Bit-Wide Muxed Address and Data Bus For High BandwidthProgrammable Real-Time Unit Subsystem (PRUSS)Two Independent Programmable Real-Time Unit (PRU) Cores32-Bit Load-Store RISC Architecture4KB of Instruction RAM per Core512 Bytes of Data RAM per CorePRUSS can be Disabled via Software to Save PowerRegister 30 of Each PRU is Exported from the Subsystem in Addition to the Normal R31 Output of the PRU Cores.Standard Power-Management MechanismClock GatingEntire Subsystem Under a Single PSC Clock Gating DomainDedicated Interrupt ControllerDedicated Switched Central ResourceUSB 1.1 OHCI (Host) with Integrated PHY (USB1)USB 2.0 OTG Port with Integrated PHY (USB0)USB 2.0 High- and Full-Speed ClientUSB 2.0 High-, Full-, and Low-Speed HostEnd Point 0 (Control)End Points 1,2,3,4 (Control, Bulk, Interrupt or ISOC) RX and TXOne Multichannel Audio Serial Port (McASP):Transmit and Receive ClocksTwo Clock Zones and 16 Serial Data PinsSupports TDM, I2S, and Similar FormatsDIT-CapableFIFO Buffers for Transmit and ReceiveTwo Multichannel Buffered Serial Ports (McBSPs):Transmit and Receive ClocksSupports TDM, I2S, and Similar FormatsAC97 Audio Codec InterfaceTelecom Interfaces (ST-Bus, H100)128-Channel TDMFIFO Buffers for Transmit and Receive10/100 Mbps Ethernet MAC (EMAC):IEEE 802.3 CompliantMII Media-Independent InterfaceRMII Reduced Media-Independent InterfaceManagement Data I/O (MDIO) ModuleVideo Port Interface (VPIF):Two 8-Bit SD (BT.656), Single 16-Bit or Single Raw (8-, 10-, and 12-Bit) Video Capture ChannelsTwo 8-Bit SD (BT.656), Single 16-Bit Video Display ChannelsUniversal Parallel Port (uPP):High-Speed Parallel Interface to FPGAs and Data ConvertersData Width on Both Channels is 8- to 16-Bit InclusiveSingle-Data Rate or Dual-Data Rate TransfersSupports Multiple Interfaces with START, ENABLE, and WAIT ControlsSerial ATA (SATA) Controller:Supports SATA I (1.5 Gbps) and SATA II(3.0 Gbps)Supports all SATA Power-Management FeaturesHardware-Assisted Native Command Queueing (NCQ) for up to 32 EntriesSupports Port Multiplier and Command-Based SwitchingReal-Time Clock (RTC) with 32-kHz Oscillator and Separate Power RailThree 64-Bit General-Purpose Timers (Each Configurable as Two 32-Bit Timers)One 64-Bit General-Purpose or Watchdog Timer (Configurable as Two 32-Bit General-Purpose Timers)Two Enhanced High-Resolution Pulse Width Modulators (eHRPWMs):Dedicated 16-Bit Time-Base Counter with Period and Frequency Control6 Single-Edge Outputs, 6 Dual-Edge Symmetric Outputs, or 3 Dual-Edge Asymmetric OutputsDead-Band GenerationPWM Chopping by High-Frequency CarrierTrip Zone InputThree 32-Bit Enhanced Capture (eCAP) Modules:Configurable as 3 Capture Inputs or 3 Auxiliary Pulse Width Modulator (APWM) OutputsSingle-Shot Capture of up to Four Event Time-Stamps361-Ball Pb-Free Plastic Ball Grid Array (PBGA) [ZCE Suffix], 0.65-mm Ball Pitch361-Ball Pb-Free PBGA [ZWT Suffix], 0.80-mm Ball PitchCommercial or Extended Temperature
Description
AI
The AM1808 ARM Microprocessor is a low-power applications processor based on ARM926EJ-S.
The device enables original-equipment manufacturers (OEMs) and original-design manufacturers (ODMs) to quickly bring to market devices featuring robust operating systems support, rich user interfaces, and high processing performance life through the maximum flexibility of a fully integrated mixed processor solution.
The ARM926EJ-S is a 32-bit RISC processor core that performs 32-bit or 16-bit instructions and processes 32-bit, 16-bit, or 8-bit data. The core uses pipelining so that all parts of the processor and memory system can operate continuously.
The ARM core has a coprocessor 15 (CP15), protection module, and data and program memory management units (MMUs) with table look-aside buffers. The ARM core processor has separate 16-KB instruction and 16-KB data caches. Both are four-way associative with virtual index virtual tag (VIVT). The ARM core also has 8KB of RAM (Vector Table) and 64KB of ROM.
The peripheral set includes: a 10/100 Mbps Ethernet media access controller (EMAC) with a management data input/output (MDIO) module; one USB2.0 OTG interface; one USB1.1 OHCI interface; two inter-integrated circuit (I2C Bus) interfaces; one multichannel audio serial port (McASP) with 16 serializers and FIFO buffers; two multichannel buffered serial ports (McBSPs) with FIFO buffers; two serial peripheral interfaces (SPIs) with multiple chip selects; four 64-bit general-purpose timers each configurable (one configurable as watchdog); a configurable 16-bit host-port interface (HPI); up to 9 banks of general-purpose input/output (GPIO) pins, with each bank containing 16 pins with programmable interrupt and event generation modes, multiplexed with other peripherals; three UART interfaces (each withRTSandCTS); two enhanced high-resolution pulse width modulator (eHRPWM) peripherals; three 32-bit enhanced capture (eCAP) module peripherals which can be configured as 3 capture inputs or 3 auxiliary pulse width modulator (APWM) outputs; two external memory interfaces; an asynchronous and SDRAM external memory interface (EMIFA) for slower memories or peripherals; and a higher speed DDR2/Mobile DDR controller.
The EMAC provides an efficient interface between the device and a network. The EMAC supports both 10Base-T and 100Base-TX, or 10 Mbps and 100 Mbps in either half- or full-duplex mode. Additionally, an MDIO interface is available for PHY configuration. The EMAC supports the MII and RMII interfaces.
The SATA controller provides a high-speed interface to mass data storage devices. The SATA controller supports SATA I (1.5 Gbps) and SATA II (3.0 Gbps).
The universal parallel port (uPP) provides a high-speed interface to many types of data converters, FPGAs or other parallel devices. The uPP supports programmable data widths between 8- to 16-bits on both channels. Single-data rate and double-data rate transfers are supported as well as START, ENABLE, and WAIT signals to provide control for a variety of data converters.
A video port interface (VPIF) is included providing a flexible video I/O port.
The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections in this document and the associated peripheral reference guides.
The device has a complete set of development tools for the ARM processor. These tools include C compilers, and scheduling, and a Windows debugger interface for visibility into source code execution.
The AM1808 ARM Microprocessor is a low-power applications processor based on ARM926EJ-S.
The device enables original-equipment manufacturers (OEMs) and original-design manufacturers (ODMs) to quickly bring to market devices featuring robust operating systems support, rich user interfaces, and high processing performance life through the maximum flexibility of a fully integrated mixed processor solution.
The ARM926EJ-S is a 32-bit RISC processor core that performs 32-bit or 16-bit instructions and processes 32-bit, 16-bit, or 8-bit data. The core uses pipelining so that all parts of the processor and memory system can operate continuously.
The ARM core has a coprocessor 15 (CP15), protection module, and data and program memory management units (MMUs) with table look-aside buffers. The ARM core processor has separate 16-KB instruction and 16-KB data caches. Both are four-way associative with virtual index virtual tag (VIVT). The ARM core also has 8KB of RAM (Vector Table) and 64KB of ROM.
The peripheral set includes: a 10/100 Mbps Ethernet media access controller (EMAC) with a management data input/output (MDIO) module; one USB2.0 OTG interface; one USB1.1 OHCI interface; two inter-integrated circuit (I2C Bus) interfaces; one multichannel audio serial port (McASP) with 16 serializers and FIFO buffers; two multichannel buffered serial ports (McBSPs) with FIFO buffers; two serial peripheral interfaces (SPIs) with multiple chip selects; four 64-bit general-purpose timers each configurable (one configurable as watchdog); a configurable 16-bit host-port interface (HPI); up to 9 banks of general-purpose input/output (GPIO) pins, with each bank containing 16 pins with programmable interrupt and event generation modes, multiplexed with other peripherals; three UART interfaces (each withRTSandCTS); two enhanced high-resolution pulse width modulator (eHRPWM) peripherals; three 32-bit enhanced capture (eCAP) module peripherals which can be configured as 3 capture inputs or 3 auxiliary pulse width modulator (APWM) outputs; two external memory interfaces; an asynchronous and SDRAM external memory interface (EMIFA) for slower memories or peripherals; and a higher speed DDR2/Mobile DDR controller.
The EMAC provides an efficient interface between the device and a network. The EMAC supports both 10Base-T and 100Base-TX, or 10 Mbps and 100 Mbps in either half- or full-duplex mode. Additionally, an MDIO interface is available for PHY configuration. The EMAC supports the MII and RMII interfaces.
The SATA controller provides a high-speed interface to mass data storage devices. The SATA controller supports SATA I (1.5 Gbps) and SATA II (3.0 Gbps).
The universal parallel port (uPP) provides a high-speed interface to many types of data converters, FPGAs or other parallel devices. The uPP supports programmable data widths between 8- to 16-bits on both channels. Single-data rate and double-data rate transfers are supported as well as START, ENABLE, and WAIT signals to provide control for a variety of data converters.
A video port interface (VPIF) is included providing a flexible video I/O port.
The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections in this document and the associated peripheral reference guides.
The device has a complete set of development tools for the ARM processor. These tools include C compilers, and scheduling, and a Windows debugger interface for visibility into source code execution.