Zenode.ai Logo

74LVTH543 Series

3.3-V ABT Octal Registered Transceivers With 3-State Outputs

Manufacturer: Texas Instruments

Catalog(4 parts)

PartNumber of ElementsCurrent - Output High, LowSupplier Device PackageNumber of Bits per ElementVoltage - SupplyVoltage - SupplyOperating TemperatureOperating TemperaturePackage / CasePackage / CasePackage / CaseMounting TypeOutput TypePackage / CasePackage / Case
Texas Instruments
SN74LVTH543PWR
Transceiver, Non-Inverting 1 Element 8 Bit per Element 3-State Output 24-TSSOP
1 ul
0.03200000151991844 A, 0.06400000303983688 A
24-TSSOP
8 ul
2.700000047683716 V
3.5999999046325684 V
85 °C
-40 °C
0.004399999976158142 m
0.004394200164824724 m
24-TSSOP
Surface Mount
3-State
Texas Instruments
SN74LVTH543PWRE4
Transceiver, Non-Inverting 1 Element 8 Bit per Element 3-State Output 24-TSSOP
1 ul
0.03200000151991844 A, 0.06400000303983688 A
24-TSSOP
8 ul
2.700000047683716 V
3.5999999046325684 V
85 °C
-40 °C
0.004399999976158142 m
0.004394200164824724 m
24-TSSOP
Surface Mount
3-State
Texas Instruments
SN74LVTH543DWR
Transceiver, Non-Inverting 1 Element 8 Bit per Element 3-State Output 24-SOIC
1 ul
0.03200000151991844 A, 0.06400000303983688 A
24-SOIC
8 ul
2.700000047683716 V
3.5999999046325684 V
85 °C
-40 °C
24-SOIC
Surface Mount
3-State
0.007499999832361937 m
0.007493000011891127 m
Texas Instruments
SN74LVTH543IPWREP
Transceiver, Non-Inverting 1 Element 8 Bit per Element 3-State Output 24-TSSOP
1 ul
0.03200000151991844 A, 0.06400000303983688 A
24-TSSOP
8 ul
2.700000047683716 V
3.5999999046325684 V
85 °C
-40 °C
0.004399999976158142 m
0.004394200164824724 m
24-TSSOP
Surface Mount
3-State

Key Features

Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)Typical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CSupport Unregulated Battery Operation Down to 2.7 VIoffand Power-Up 3-State Support Hot InsertionBus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsLatch-Up Performance Exceeds 500 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)Typical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CSupport Unregulated Battery Operation Down to 2.7 VIoffand Power-Up 3-State Support Hot InsertionBus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsLatch-Up Performance Exceeds 500 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)

Description

AI
These octal transceivers are designed specifically for low-voltage (3.3-V) VCCoperation, but with the capability to provide a TTL interface to a 5-V system environment. The ’LVTH543 devices contain two sets of D-type latches for temporary storage of data flowing in either direction. Separate latch-enable (LEAB\ or LEBA\) and output-enable (OEAB\ or OEBA\) inputs are provided for each register, to permit independent control in either direction of data flow. The A-to-B enable (CEAB)\ input must be low to enter data from A or to output data from B. If CEAB\ is low and LEAB\ is low, the A-to-B latches are transparent; a subsequent low-to-high transition of LEAB\ puts the A latches in the storage mode. With CEAB\ and OEAB\ both low, the 3-state B outputs are active and reflect the data present at the output of the A latches. Data flow from B to A is similar, but requires using the CEBA\, LEBA\, and OEBA\ inputs. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCCis between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for hot-insertion applications using Ioffand power-up 3-state. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. These octal transceivers are designed specifically for low-voltage (3.3-V) VCCoperation, but with the capability to provide a TTL interface to a 5-V system environment. The ’LVTH543 devices contain two sets of D-type latches for temporary storage of data flowing in either direction. Separate latch-enable (LEAB\ or LEBA\) and output-enable (OEAB\ or OEBA\) inputs are provided for each register, to permit independent control in either direction of data flow. The A-to-B enable (CEAB)\ input must be low to enter data from A or to output data from B. If CEAB\ is low and LEAB\ is low, the A-to-B latches are transparent; a subsequent low-to-high transition of LEAB\ puts the A latches in the storage mode. With CEAB\ and OEAB\ both low, the 3-state B outputs are active and reflect the data present at the output of the A latches. Data flow from B to A is similar, but requires using the CEBA\, LEBA\, and OEBA\ inputs. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCCis between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for hot-insertion applications using Ioffand power-up 3-state. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.