Zenode.ai Logo

74LS374 Series

Octal D-Type Edge Triggered Flip-Flops with 3-State Outputs

Manufacturer: Texas Instruments

Catalog(6 parts)

PartFunctionOperating TemperatureOperating TemperatureMax Propagation Delay @ V, Max CLMax Propagation Delay @ V, Max CLNumber of Bits per ElementTrigger TypeClock FrequencyNumber of ElementsCurrent - Output High, LowOutput TypePackage / CasePackage / CaseMounting TypeTypeSupplier Device PackageVoltage - SupplyVoltage - SupplyCurrent - Quiescent (Iq)Package / CasePackage / Case
Texas Instruments
SN74LS374DW
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295", 7.50mm Width)
Standard
70 °C
0 °C
2.8000000540373552e-8 s
4.5000000253869737e-11 F
8 ul
Positive Edge
50000000 Hz
1 ul
0.0026000000070780516 A, 0.024000000208616257 A
Tri-State, Non-Inverted
0.007493000011891127 m, 0.007499999832361937 m
20-SOIC
Surface Mount
D-Type
20-SOIC
4.75 V
5.25 V
0.03999999910593033 A
Texas Instruments
SN74LS374DBR
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SSOP (0.209", 5.30mm Width)
Standard
70 °C
0 °C
2.8000000540373552e-8 s
4.5000000253869737e-11 F
8 ul
Positive Edge
50000000 Hz
1 ul
0.0026000000070780516 A, 0.024000000208616257 A
Tri-State, Non-Inverted
0.0052999998442828655 m, 0.005308600142598152 m
20-SSOP
Surface Mount
D-Type
20-SSOP
4.75 V
5.25 V
0.03999999910593033 A
Texas Instruments
SN74LS374N
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-DIP (0.300", 7.62mm)
Standard
70 °C
0 °C
2.8000000540373552e-8 s
4.5000000253869737e-11 F
8 ul
Positive Edge
50000000 Hz
1 ul
0.0026000000070780516 A, 0.024000000208616257 A
Tri-State, Non-Inverted
20-DIP
Through Hole
D-Type
20-PDIP
4.75 V
5.25 V
0.03999999910593033 A
0.007619999814778566 m
0.007619999814778566 m
Texas Instruments
SN74LS374NSR
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.209", 5.30mm Width)
Standard
70 °C
0 °C
2.8000000540373552e-8 s
4.5000000253869737e-11 F
8 ul
Positive Edge
50000000 Hz
1 ul
0.0026000000070780516 A, 0.024000000208616257 A
Tri-State, Non-Inverted
0.0052999998442828655 m, 0.005308600142598152 m
20-SOIC
Surface Mount
D-Type
20-SO
4.75 V
5.25 V
0.03999999910593033 A
Texas Instruments
SN74LS374NG4
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-DIP (0.300", 7.62mm)
Standard
70 °C
0 °C
2.8000000540373552e-8 s
4.5000000253869737e-11 F
8 ul
Positive Edge
50000000 Hz
1 ul
0.0026000000070780516 A, 0.024000000208616257 A
Tri-State, Non-Inverted
20-DIP
Through Hole
D-Type
20-PDIP
4.75 V
5.25 V
0.03999999910593033 A
0.007619999814778566 m
0.007619999814778566 m
Texas Instruments
SN74LS374DWG4
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295", 7.50mm Width)
Standard
70 °C
0 °C
2.8000000540373552e-8 s
4.5000000253869737e-11 F
8 ul
Positive Edge
50000000 Hz
1 ul
0.0026000000070780516 A, 0.024000000208616257 A
Tri-State, Non-Inverted
0.007493000011891127 m, 0.007499999832361937 m
20-SOIC
Surface Mount
D-Type
20-SOIC
4.75 V
5.25 V
0.03999999910593033 A

Key Features

Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package3-State Bus-Driving OutputsFull Parallel Access for LoadingBuffered Control InputsClock-Enable Input Has Hysteresis to Improve Noise Rejection (’S373 and ’S374)P-N-P Inputs Reduce DC Loading on Data Lines (’S373 and ’S374)Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package3-State Bus-Driving OutputsFull Parallel Access for LoadingBuffered Control InputsClock-Enable Input Has Hysteresis to Improve Noise Rejection (’S373 and ’S374)P-N-P Inputs Reduce DC Loading on Data Lines (’S373 and ’S374)

Description

AI
These 8-bit registers feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight latches of the ’LS373 and ’S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up. The eight flip-flops of the ’LS374 and ’S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs. Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. OC\ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off. These 8-bit registers feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight latches of the ’LS373 and ’S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up. The eight flip-flops of the ’LS374 and ’S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs. Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. OC\ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.