Zenode.ai Logo

74LV161 Series

4-Bit Synchronous Binary Counters

Manufacturer: Texas Instruments

Catalog(6 parts)

PartOperating TemperatureOperating TemperatureTimingResetLogic TypeVoltage - SupplyVoltage - SupplySupplier Device PackageMounting TypeDirectionCount RateNumber of Bits per ElementNumber of ElementsPackage / CasePackage / CaseTrigger TypePackage / CasePackage / CasePackage / CasePackage / Case
Texas Instruments
SN74LV161ANS
Counter IC Element Bit
Texas Instruments
SN74LV161AD
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SOIC
-40 °C
85 °C
Synchronous
Asynchronous
Binary Counter
5.5 V
2 V
16-SOIC
Surface Mount
Up
95000000 Hz
4 ul
1 ul
16-SOIC
0.003911599982529879 m, 3.900000095367432 ul
Positive Edge
Texas Instruments
SN74LV161ADR
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SOIC
-40 °C
85 °C
Synchronous
Asynchronous
Binary Counter
5.5 V
2 V
16-SOIC
Surface Mount
Up
95000000 Hz
4 ul
1 ul
16-SOIC
0.003911599982529879 m, 3.900000095367432 ul
Positive Edge
Texas Instruments
SN74LV161ADGVR
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-TVSOP
-40 °C
85 °C
Synchronous
Asynchronous
Binary Counter
5.5 V
2 V
16-TVSOP
Surface Mount
Up
95000000 Hz
4 ul
1 ul
16-TFSOP
0.004394200164824724 m, 0.004399999976158142 m
Positive Edge
Texas Instruments
SN74LV161ADBR
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SSOP
-40 °C
85 °C
Synchronous
Asynchronous
Binary Counter
5.5 V
2 V
16-SSOP
Surface Mount
Up
95000000 Hz
4 ul
1 ul
16-SSOP
Positive Edge
0.005308600142598152 m
0.0052999998442828655 m
Texas Instruments
SN74LV161APWRG4
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-TSSOP
-40 °C
85 °C
Synchronous
Asynchronous
Binary Counter
5.5 V
2 V
16-TSSOP
Surface Mount
Up
95000000 Hz
4 ul
1 ul
16-TSSOP
Positive Edge
0.004394200164824724 m
0.004399999976158142 m

Key Features

2-V to 5.5-V VCCOperationMax tpdof 9.5 ns at 5 VTypical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CTypical VOHV(Output VOHUndershoot)>2.3 V at VCC= 3.3 V, TA= 25°CSupports Mixed-Mode Voltage Operation on All PortsInternal Look-Ahead for Fast CountingCarry Output for n-Bit CascadingSynchronous CountingSynchronously ProgrammableIoffSupports Partial-Power-Down Mode OperationLatch-Up Performance Exceeds 100 mA Per JESD 78, Class IIESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)1000-V Charged-Device Model (C101)2-V to 5.5-V VCCOperationMax tpdof 9.5 ns at 5 VTypical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CTypical VOHV(Output VOHUndershoot)>2.3 V at VCC= 3.3 V, TA= 25°CSupports Mixed-Mode Voltage Operation on All PortsInternal Look-Ahead for Fast CountingCarry Output for n-Bit CascadingSynchronous CountingSynchronously ProgrammableIoffSupports Partial-Power-Down Mode OperationLatch-Up Performance Exceeds 100 mA Per JESD 78, Class IIESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)1000-V Charged-Device Model (C101)

Description

AI
The ’LV161A devices are 4-bit synchronous binary counters designed for 2-V to 5.5-V VCCoperation. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform. These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. The clear function for the ’LV161A devices is asynchronous. A low level at the clear (CLR)\ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD)\, or enable inputs. The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QA high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times. These devices are fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The ’LV161A devices are 4-bit synchronous binary counters designed for 2-V to 5.5-V VCCoperation. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that normally are associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform. These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. The clear function for the ’LV161A devices is asynchronous. A low level at the clear (CLR)\ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD)\, or enable inputs. The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QA high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times. These devices are fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down.