Zenode.ai Logo

65LVDS048 Series

Quad LVDS receiver with flow-through pinout

Manufacturer: Texas Instruments

Catalog(6 parts)

PartProtocolVoltage - SupplyVoltage - SupplyNumber of Drivers/ReceiversNumber of Drivers/ReceiversMounting TypeSupplier Device PackageData RateTypeOperating TemperatureOperating TemperaturePackage / CasePackage / CasePackage / CasePackage / Case
Texas Instruments
SN65LVDS048APW
0/4 Receiver LVDS 16-TSSOP
LVDS
3.5999999046325684 V
3 V
0 ul
4 ul
Surface Mount
16-TSSOP
419430400 bit/s
Receiver
-40 °C
85 °C
0.004394200164824724 m
16-TSSOP
0.004399999976158142 m
Texas Instruments
SN65LVDS048APWR
0/4 Receiver LVDS 16-TSSOP
LVDS
3.5999999046325684 V
3 V
0 ul
4 ul
Surface Mount
16-TSSOP
419430400 bit/s
Receiver
-40 °C
85 °C
0.004394200164824724 m
16-TSSOP
0.004399999976158142 m
Texas Instruments
SN65LVDS048ADG4
0/4 Receiver LVDS 16-SOIC
LVDS
3.5999999046325684 V
3 V
0 ul
4 ul
Surface Mount
16-SOIC
419430400 bit/s
Receiver
-40 °C
85 °C
16-SOIC
0.003911599982529879 m, 3.900000095367432 ul
Texas Instruments
SN65LVDS048ADR
0/4 Receiver LVDS 16-SOIC
LVDS
3.5999999046325684 V
3 V
0 ul
4 ul
Surface Mount
16-SOIC
419430400 bit/s
Receiver
-40 °C
85 °C
16-SOIC
0.003911599982529879 m, 3.900000095367432 ul
Texas Instruments
SN65LVDS048APWG4
0/4 Receiver LVDS 16-TSSOP
LVDS
3.5999999046325684 V
3 V
0 ul
4 ul
Surface Mount
16-TSSOP
419430400 bit/s
Receiver
-40 °C
85 °C
0.004394200164824724 m
16-TSSOP
0.004399999976158142 m
Texas Instruments
SN65LVDS048APWRG4
0/4 Receiver LVDS 16-TSSOP
LVDS
3.5999999046325684 V
3 V
0 ul
4 ul
Surface Mount
16-TSSOP
419430400 bit/s
Receiver
-40 °C
85 °C
0.004394200164824724 m
16-TSSOP
0.004399999976158142 m

Key Features

>400 Mbps (200 MHz) Signaling RatesFlow-Through Pinout Simplifies PCB Layout50 ps Channel-to-Channel Skew (Typ)200 ps Differential Skew (Typ)Propagation Delay Times 2.7 ns (Typ)3.3-V Power Supply DesignHigh Impedance LVDS Inputs on Power DownLow-Power Dissipation (40 mW at 3.3 V Static)Accepts Small Swing (350 mV) Differential Signal LevelsSupports Open, Short, and Terminated Input Fail-SafeIndustrial Operating Temperature Range (–40°C to 85°C)Conforms to TIA/EIA-644 LVDS StandardAvailable in SOIC and TSSOP PackagesPin-Compatible With DS90LV048A From National>400 Mbps (200 MHz) Signaling RatesFlow-Through Pinout Simplifies PCB Layout50 ps Channel-to-Channel Skew (Typ)200 ps Differential Skew (Typ)Propagation Delay Times 2.7 ns (Typ)3.3-V Power Supply DesignHigh Impedance LVDS Inputs on Power DownLow-Power Dissipation (40 mW at 3.3 V Static)Accepts Small Swing (350 mV) Differential Signal LevelsSupports Open, Short, and Terminated Input Fail-SafeIndustrial Operating Temperature Range (–40°C to 85°C)Conforms to TIA/EIA-644 LVDS StandardAvailable in SOIC and TSSOP PackagesPin-Compatible With DS90LV048A From National

Description

AI
The SN65LVDS048A is a quad differential line receiver that implements the electrical characteristics of low-voltage differential signaling (LVDS). This signaling technique lowers the output voltage levels of 5-V differential standard levels (such as EIA/TIA-422B) to reduce the power, increase the switching speeds, and allow operation with a 3.3-V supply rail. Any of the quad differential receivers will provide a valid logical output state with a ±100-mV differential input voltage within the input common-mode voltage range. The input common-mode voltage range allows 1 V of ground potential difference between two LVDS nodes. The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100. The transmission media may be printed-circuit board traces, backplanes, or cables. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics. The SN65LVDS048A is characterized for operation from –40°C to 85°C. The SN65LVDS048A is a quad differential line receiver that implements the electrical characteristics of low-voltage differential signaling (LVDS). This signaling technique lowers the output voltage levels of 5-V differential standard levels (such as EIA/TIA-422B) to reduce the power, increase the switching speeds, and allow operation with a 3.3-V supply rail. Any of the quad differential receivers will provide a valid logical output state with a ±100-mV differential input voltage within the input common-mode voltage range. The input common-mode voltage range allows 1 V of ground potential difference between two LVDS nodes. The intended application of this device and signaling technique is for point-to-point baseband data transmission over controlled impedance media of approximately 100. The transmission media may be printed-circuit board traces, backplanes, or cables. The ultimate rate and distance of data transfer is dependent upon the attenuation characteristics of the media, the noise coupling to the environment, and other system characteristics. The SN65LVDS048A is characterized for operation from –40°C to 85°C.