74LVTH373 Series
3.3-V ABT Octal Transparent D-Type Latches With 3-State Outputs
Manufacturer: Texas Instruments
Catalog(7 parts)
Part | Package / Case▲▼ | Package / Case▲▼ | Package / Case | Mounting Type | Logic Type | Circuit | Voltage - Supply▲▼ | Voltage - Supply▲▼ | Supplier Device Package | Operating Temperature▲▼ | Operating Temperature▲▼ | Output Type | Independent Circuits▲▼ | Delay Time - Propagation▲▼ | Current - Output High, Low▲▼ |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
0.004394200164824724 m | 0.004399999976158142 m | 20-TSSOP | Surface Mount | D-Type Transparent Latch | 8:8 | 2.700000047683716 V | 3.5999999046325684 V | 20-TSSOP | -40 °C | 85 °C | Tri-State | 1 ul | 2.7000000013543964e-9 s | 0.03200000151991844 A, 0.06400000303983688 A | |
0.0052999998442828655 m, 0.005308600142598152 m | 20-SSOP | Surface Mount | D-Type Transparent Latch | 8:8 | 2.700000047683716 V | 3.5999999046325684 V | 20-SSOP | -40 °C | 85 °C | Tri-State | 1 ul | 2.7000000013543964e-9 s | 0.03200000151991844 A, 0.06400000303983688 A | ||
0.007493000011891127 m, 0.007499999832361937 m | 20-SOIC | Surface Mount | D-Type Transparent Latch | 8:8 | 2.700000047683716 V | 3.5999999046325684 V | 20-SOIC | -40 °C | 85 °C | Tri-State | 1 ul | 2.7000000013543964e-9 s | 0.03200000151991844 A, 0.06400000303983688 A | ||
0.004394200164824724 m | 0.004399999976158142 m | 20-TSSOP | Surface Mount | D-Type Transparent Latch | 8:8 | 2.700000047683716 V | 3.5999999046325684 V | 20-TSSOP | -40 °C | 85 °C | Tri-State | 1 ul | 2.7000000013543964e-9 s | 0.03200000151991844 A, 0.06400000303983688 A | |
0.0052999998442828655 m, 0.005308600142598152 m | 20-SOIC | Surface Mount | D-Type Transparent Latch | 8:8 | 2.700000047683716 V | 3.5999999046325684 V | 20-SO | -40 °C | 85 °C | Tri-State | 1 ul | 2.7000000013543964e-9 s | 0.03200000151991844 A, 0.06400000303983688 A | ||
0.004394200164824724 m | 0.004399999976158142 m | 20-TSSOP | Surface Mount | D-Type Transparent Latch | 8:8 | 2.700000047683716 V | 3.5999999046325684 V | 20-TSSOP | -40 °C | 85 °C | Tri-State | 1 ul | 2.7000000013543964e-9 s | 0.03200000151991844 A, 0.06400000303983688 A | |
0.007493000011891127 m, 0.007499999832361937 m | 20-SOIC | Surface Mount | D-Type Transparent Latch | 8:8 | 2.700000047683716 V | 3.5999999046325684 V | 20-SOIC | -40 °C | 85 °C | Tri-State | 1 ul | 2.7000000013543964e-9 s | 0.03200000151991844 A, 0.06400000303983688 A |
Key Features
• Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)Typical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CSupport Unregulated Battery Operation Down to 2.7 VIoffand Power-Up 3-State Support Hot InsertionBus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsLatch-Up Performance Exceeds 500 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V VCC)Typical VOLP(Output Ground Bounce)<0.8 V at VCC= 3.3 V, TA= 25°CSupport Unregulated Battery Operation Down to 2.7 VIoffand Power-Up 3-State Support Hot InsertionBus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsLatch-Up Performance Exceeds 500 mA Per JESD 17ESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)
Description
AI
These octal latches are designed specifically for low-voltage (3.3-V) VCCoperation, but with the capability to provide a TTL interface to a 5-V system environment.
While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.
A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
When VCCis between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioffand power-up 3-state. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.
These octal latches are designed specifically for low-voltage (3.3-V) VCCoperation, but with the capability to provide a TTL interface to a 5-V system environment.
While the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.
A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components.
OE\ does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
When VCCis between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.
These devices are fully specified for hot-insertion applications using Ioffand power-up 3-state. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict.