Zenode.ai Logo

CDCEL949 Series

Programmable 4-PLL VCXO clock synthesizer with 1.8-V LVCMOS outputs

Manufacturer: Texas Instruments
Link to Manufacturer Page: https://www.ti.com/

Catalog

Programmable 4-PLL VCXO clock synthesizer with 1.8-V LVCMOS outputs

PartTypeDivider/MultiplierOutputFrequency - Max [Max]Differential - Input:Output [custom]Differential - Input:Output [custom]Voltage - Supply [Min]Voltage - Supply [Max]Package / Case [y]Package / Case [y]Package / CaseMounting TypeOperating Temperature [Min]Operating Temperature [Max]Ratio - Input:Output [custom]Ratio - Input:Output [custom]InputPLLSupplier Device PackageNumber of CircuitsSupplied ContentsUtilized IC / PartFunction
Texas Instruments
CDCEL949PW
Clock/Frequency Synthesizer
Yes/No
LVCMOS
230 MHz
1.7 V
1.9 V
4.4 mm
0.173 "
24-TSSOP
Surface Mount
-40 °C
85 °C
1
9
Crystal, LVCMOS
Yes with Bypass
24-TSSOP
1
Texas Instruments
CDCEL949PWRG4
Clock/Frequency Synthesizer
Yes/No
LVCMOS
230 MHz
1.7 V
1.9 V
4.4 mm
0.173 "
24-TSSOP
Surface Mount
-40 °C
85 °C
1
9
Crystal, LVCMOS
Yes with Bypass
24-TSSOP
1
Texas Instruments
CDCEL949PERF-EVM
Timing
Board(s)
CDCEL949PERF
Clock Generator
Texas Instruments
CDCEL949PWR
Clock/Frequency Synthesizer
Yes/No
LVCMOS
230 MHz
1.7 V
1.9 V
4.4 mm
0.173 "
24-TSSOP
Surface Mount
-40 °C
85 °C
1
9
Crystal, LVCMOS
Yes with Bypass
24-TSSOP
1

Key Features

Member of programmable clock generator familyCDCEx913: 1 PLLs, 3 outputsCDCEx925: 2 PLLs, 5 outputsCDCEx937: 3 PLLs, 7 outputsCDCEx949: 4 PLLs, 9 outputsIn-System programmability and EEPROMSerial programmable volatile registerNonvolatile EEPROM to store customer settingsFlexible input clocking conceptExternal crystal: 8MHz to 32MHzOn-chip VCXO pull-range: ±150ppmSingle-ended LVCMOS up to 160MHzFree selectable output frequency up to 230MHzLow-noise PLL corePLL loop filter components integratedLow period jitter: 60ps (typical)Separate output supply pinsCDCE949: 3.3V and 2.5VCDCEL949: 1.8VFlexible clock driverThree user-definable control inputs [S0/S1/S2] (for example: SSC selection, frequency switching, output enable or power down)Generates highly accurate clocks for video, audio, USB, IEEE1394, RFID, Bluetooth, WLAN, Ethernet™, and GPSGenerates common clock frequencies used with TI-DaVinci™, OMAP™, DSPsProgrammable SSC modulationEnables 0ppm clock generation1.8V device core supplyWide temperature range: –40°C to 85°CPackaged in TSSOPDevelopment and programming kit for easy PLL design and programming (TI Pro-Clock™)Member of programmable clock generator familyCDCEx913: 1 PLLs, 3 outputsCDCEx925: 2 PLLs, 5 outputsCDCEx937: 3 PLLs, 7 outputsCDCEx949: 4 PLLs, 9 outputsIn-System programmability and EEPROMSerial programmable volatile registerNonvolatile EEPROM to store customer settingsFlexible input clocking conceptExternal crystal: 8MHz to 32MHzOn-chip VCXO pull-range: ±150ppmSingle-ended LVCMOS up to 160MHzFree selectable output frequency up to 230MHzLow-noise PLL corePLL loop filter components integratedLow period jitter: 60ps (typical)Separate output supply pinsCDCE949: 3.3V and 2.5VCDCEL949: 1.8VFlexible clock driverThree user-definable control inputs [S0/S1/S2] (for example: SSC selection, frequency switching, output enable or power down)Generates highly accurate clocks for video, audio, USB, IEEE1394, RFID, Bluetooth, WLAN, Ethernet™, and GPSGenerates common clock frequencies used with TI-DaVinci™, OMAP™, DSPsProgrammable SSC modulationEnables 0ppm clock generation1.8V device core supplyWide temperature range: –40°C to 85°CPackaged in TSSOPDevelopment and programming kit for easy PLL design and programming (TI Pro-Clock™)

Description

AI
The CDCE949 and CDCEL949 are modular PLL-based low cost, high-performance, programmable clock synthesizers, multipliers and dividers. These devices generate up to nine output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230MHz, using up to four independent configurable PLLs. The CDCEx949 has separate output supply pins (VDDOUT): 1.8V for the CDCEL949 and 2.5V to 3.3V for the CDCE949. The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0pF to 20pF. Additionally, an on-chip VCXO is selectable, allowing synchronization of the output frequency to an external control signal, that is, a PWM signal. The deep M/N divider ratio allows the generation of 0ppm audio or video, networking (WLAN, BlueTooth™, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency, such as 27MHz. All PLLs support SSC (Spread-Spectrum Clocking). SSC can be Center-Spread or Down-Spread clocking. This is a common technique to reduce electro-magnetic interference (EMI). Based on the PLL frequency and the divider settings, the internal loop-filter components are automatically adjusted to achieve high stability, and to optimize the jitter-transfer characteristics of each PLL. The device supports non-volatile EEPROM programming for easy customization of the device to the application. The CDCEx949 is preset to a factory-default configuration. The device can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA and SCL bus, a 2-wire serial interface. Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection, changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for the output-disable function. The CDCEx949 operates in a 1.8V environment within a temperature range of –40°C to 85°C. The CDCE949 and CDCEL949 are modular PLL-based low cost, high-performance, programmable clock synthesizers, multipliers and dividers. These devices generate up to nine output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 230MHz, using up to four independent configurable PLLs. The CDCEx949 has separate output supply pins (VDDOUT): 1.8V for the CDCEL949 and 2.5V to 3.3V for the CDCE949. The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0pF to 20pF. Additionally, an on-chip VCXO is selectable, allowing synchronization of the output frequency to an external control signal, that is, a PWM signal. The deep M/N divider ratio allows the generation of 0ppm audio or video, networking (WLAN, BlueTooth™, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency, such as 27MHz. All PLLs support SSC (Spread-Spectrum Clocking). SSC can be Center-Spread or Down-Spread clocking. This is a common technique to reduce electro-magnetic interference (EMI). Based on the PLL frequency and the divider settings, the internal loop-filter components are automatically adjusted to achieve high stability, and to optimize the jitter-transfer characteristics of each PLL. The device supports non-volatile EEPROM programming for easy customization of the device to the application. The CDCEx949 is preset to a factory-default configuration. The device can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA and SCL bus, a 2-wire serial interface. Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection, changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for the output-disable function. The CDCEx949 operates in a 1.8V environment within a temperature range of –40°C to 85°C.