Catalog(5 parts)
Part | Mounting Type | Delay Time - Propagation▲▼ | Circuit | Voltage - Supply▲▼ | Voltage - Supply▲▼ | Independent Circuits▲▼ | Package / Case▲▼ | Package / Case | Current - Output High, Low▲▼ | Logic Type | Supplier Device Package | Operating Temperature▲▼ | Operating Temperature▲▼ | Output Type | Package / Case▲▼ | Package / Case▲▼ |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Surface Mount | 1.2000000104706032e-8 s | 8:8 | 4.75 V | 5.25 V | 1 ul | 0.007493000011891127 m, 0.007499999832361937 m | 20-SOIC | 0.0026000000070780516 A, 0.024000000208616257 A | D-Type Transparent Latch | 20-SOIC | 70 °C | 0 °C | Tri-State | |||
Surface Mount | 1.2000000104706032e-8 s | 8:8 | 4.75 V | 5.25 V | 1 ul | 0.007493000011891127 m, 0.007499999832361937 m | 20-SOIC | 0.0026000000070780516 A, 0.024000000208616257 A | D-Type Transparent Latch | 20-SOIC | 70 °C | 0 °C | Tri-State | |||
Through Hole | 1.2000000104706032e-8 s | 8:8 | 4.75 V | 5.25 V | 1 ul | 20-DIP | 0.0026000000070780516 A, 0.024000000208616257 A | D-Type Transparent Latch | 20-PDIP | 70 °C | 0 °C | Tri-State | 0.007619999814778566 m | 0.007619999814778566 m | ||
Through Hole | 1.2000000104706032e-8 s | 8:8 | 4.75 V | 5.25 V | 1 ul | 20-DIP | 0.0026000000070780516 A, 0.024000000208616257 A | D-Type Transparent Latch | 20-PDIP | 70 °C | 0 °C | Tri-State | 0.007619999814778566 m | 0.007619999814778566 m | ||
Surface Mount | 1.2000000104706032e-8 s | 8:8 | 4.75 V | 5.25 V | 1 ul | 0.0052999998442828655 m, 0.005308600142598152 m | 20-SOIC | 0.0026000000070780516 A, 0.024000000208616257 A | D-Type Transparent Latch | 20-SO | 70 °C | 0 °C | Tri-State |
Key Features
• Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package3-State Bus-Driving OutputsFull Parallel Access for LoadingBuffered Control InputsClock-Enable Input Has Hysteresis to Improve Noise Rejection (’S373 and ’S374)P-N-P Inputs Reduce DC Loading on Data Lines (’S373 and ’S374)Choice of Eight Latches or Eight D-Type Flip-Flops in a Single Package3-State Bus-Driving OutputsFull Parallel Access for LoadingBuffered Control InputsClock-Enable Input Has Hysteresis to Improve Noise Rejection (’S373 and ’S374)P-N-P Inputs Reduce DC Loading on Data Lines (’S373 and ’S374)
Description
AI
These 8-bit registers feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.
The eight flip-flops of the ’LS374 and ’S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.
OC\ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.
These 8-bit registers feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The high-impedance 3-state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pullup components. These devices are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are transparent D-type latches, meaning that while the enable (C or CLK) input is high, the Q outputs follow the data (D) inputs. When C or CLK is taken low, the output is latched at the level of the data that was set up.
The eight flip-flops of the ’LS374 and ’S374 are edge-triggered D-type flip-flops. On the positive transition of the clock, the Q outputs are set to the logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly.
OC\ does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new data can be entered, even while the outputs are off.