Zenode.ai Logo

74GTLPH16912 Series

18-Bit LVTTL-to-GTLP Universal Bus Transceiver

Manufacturer: Texas Instruments

Catalog(3 parts)

PartOperating TemperatureOperating TemperatureNumber of CircuitsMounting TypePackage / CasePackage / CasePackage / CaseVoltage - SupplyVoltage - SupplyCurrent - Output High, LowCurrent - Output High, LowSupplier Device Package
Texas Instruments
SN74GTLPH16912VR
Universal Bus Transceiver 18-Bit 56-TVSOP
-40 °C
85 °C
18-Bit
Surface Mount
0.004399999976158142 m
56-TFSOP
0.004394200164824724 m
3.1500000953674316 V
3.450000047683716 V
0.024000000208616257 A
0.024000000208616257 A
56-TVSOP
Texas Instruments
SN74GTLPH16912GR
Universal Bus Transceiver 18-Bit 56-TSSOP
-40 °C
85 °C
18-Bit
Surface Mount
0.006099999882280827 m
56-TFSOP
0.006095999851822853 m
3.1500000953674316 V
3.450000047683716 V
0.024000000208616257 A
0.024000000208616257 A
56-TSSOP
Texas Instruments
74GTLPH16912VRE4
Universal Bus Transceiver 18-Bit 56-TVSOP
-40 °C
85 °C
18-Bit
Surface Mount
0.004399999976158142 m
56-TFSOP
0.004394200164824724 m
3.1500000953674316 V
3.450000047683716 V
0.024000000208616257 A
0.024000000208616257 A
56-TVSOP

Key Features

Member of Texas Instruments' Widebus™ FamilyUBT™ Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, and Clock-Enabled ModesTI-OPC™ Circuitry Limits Ringing on Unevenly Loaded BackplanesOEC™ Circuitry Improves Signal Integrity and Reduces Electromagnetic InterferenceBidirectional Interface Between GTLP Signal Levels and LVTTL Logic LevelsLVTTL Interfaces Are 5-V TolerantMedium-Drive GTLP Outputs (50 mA)LVTTL Outputs (\x9624 mA/24 mA)GTLP Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal Integrity in Distributed LoadsIoff, Power-Up 3-State, and BIAS VCCSupport Live InsertionBus Hold on A-Port Data InputsDistributed VCCand GND Pins Minimize High-Speed Switching NoiseLatch-Up Performance Exceeds 100 mA Per JESD 78, Class IIESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)1000-V Charged-Device Model (C101)OEC, TI, TI-OPC, UBT, and Widebus are trademarks of Texas Instruments.Member of Texas Instruments' Widebus™ FamilyUBT™ Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, and Clock-Enabled ModesTI-OPC™ Circuitry Limits Ringing on Unevenly Loaded BackplanesOEC™ Circuitry Improves Signal Integrity and Reduces Electromagnetic InterferenceBidirectional Interface Between GTLP Signal Levels and LVTTL Logic LevelsLVTTL Interfaces Are 5-V TolerantMedium-Drive GTLP Outputs (50 mA)LVTTL Outputs (\x9624 mA/24 mA)GTLP Rise and Fall Times Designed for Optimal Data-Transfer Rate and Signal Integrity in Distributed LoadsIoff, Power-Up 3-State, and BIAS VCCSupport Live InsertionBus Hold on A-Port Data InputsDistributed VCCand GND Pins Minimize High-Speed Switching NoiseLatch-Up Performance Exceeds 100 mA Per JESD 78, Class IIESD Protection Exceeds JESD 222000-V Human-Body Model (A114-A)200-V Machine Model (A115-A)1000-V Charged-Device Model (C101)OEC, TI, TI-OPC, UBT, and Widebus are trademarks of Texas Instruments.

Description

AI
The SN74GTLPH16912 is a medium-drive, 18-bit UBT™ transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It allows for transparent, latched, clocked, and clock-enabled modes of data transfer. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard TTL or LVTTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC™ circuitry, and TI-OPC™ circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19. GTLP is the Texas Instruments (TI™) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH16912 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL (VTT= 1.2 V and VREF= 0.8 V) or GTLP (VTT= 1.5 V and VREF= 1 V) signal levels. Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. VREFis the B-port differential input reference voltage. This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCCcircuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability. This GTLP device features TI-OPC circuitry, which actively limits overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies. Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCCis between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable (OE\) input should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74GTLPH16912 is a medium-drive, 18-bit UBT™ transceiver that provides LVTTL-to-GTLP and GTLP-to-LVTTL signal-level translation. It allows for transparent, latched, clocked, and clock-enabled modes of data transfer. The device provides a high-speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP signal levels. High-speed (about three times faster than standard TTL or LVTTL) backplane operation is a direct result of GTLP's reduced output swing (<1 V), reduced input threshold levels, improved differential input, OEC™ circuitry, and TI-OPC™ circuitry. Improved GTLP OEC and TI-OPC circuits minimize bus-settling time and have been designed and tested using several backplane models. The medium drive allows incident-wave switching in heavily loaded backplanes with equivalent load impedance down to 19. GTLP is the Texas Instruments (TI™) derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD 8-3. The ac specification of the SN74GTLPH16912 is given only at the preferred higher noise-margin GTLP, but the user has the flexibility of using this device at either GTL (VTT= 1.2 V and VREF= 0.8 V) or GTLP (VTT= 1.5 V and VREF= 1 V) signal levels. Normally, the B port operates at GTLP signal levels. The A-port and control inputs operate at LVTTL logic levels, but are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. VREFis the B-port differential input reference voltage. This device is fully specified for live-insertion applications using Ioff, power-up 3-state, and BIAS VCC. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS VCCcircuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability. This GTLP device features TI-OPC circuitry, which actively limits overshoot caused by improperly terminated backplanes, unevenly distributed cards, or empty slots during low-to-high signal transitions. This improves signal integrity, which allows adequate noise margin to be maintained at higher frequencies. Active bus-hold circuitry holds unused or undriven LVTTL data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When VCCis between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, the output-enable (OE\) input should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.