Zenode.ai Logo

74HC163 Series

4-Bit Synchronous Binary Counters

Manufacturer: Texas Instruments

Catalog(12 parts)

PartNumber of ElementsResetLogic TypeSupplier Device PackageCount RateTrigger TypePackage / CasePackage / CaseDirectionNumber of Bits per ElementVoltage - SupplyVoltage - SupplyTimingMounting TypeOperating TemperatureOperating TemperaturePackage / CasePackage / CasePackage / CasePackage / Case
Texas Instruments
SN74HC163NG4
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-PDIP
1 ul
Synchronous
Binary Counter
16-PDIP
36000000 Hz
Positive Edge
0.007619999814778566 m, 0.007619999814778566 m
16-DIP
Up
4 ul
6 V
2 V
Synchronous
Through Hole
-40 °C
85 °C
Texas Instruments
SN74HC163DBR
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SSOP
1 ul
Synchronous
Binary Counter
16-SSOP
36000000 Hz
Positive Edge
16-SSOP
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-40 °C
85 °C
0.005308600142598152 m
0.0052999998442828655 m
Texas Instruments
SN74HC163NSR
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SO
1 ul
Synchronous
Binary Counter
16-SO
36000000 Hz
Positive Edge
16-SOIC (0.209", 5.30mm Width)
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-40 °C
85 °C
Texas Instruments
SN74HC163PWR
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-TSSOP
1 ul
Synchronous
Binary Counter
16-TSSOP
36000000 Hz
Positive Edge
16-TSSOP
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-40 °C
85 °C
0.004394200164824724 m
0.004399999976158142 m
Texas Instruments
SN74HC163DBRE4
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SSOP
1 ul
Synchronous
Binary Counter
16-SSOP
36000000 Hz
Positive Edge
16-SSOP
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-40 °C
85 °C
0.005308600142598152 m
0.0052999998442828655 m
Texas Instruments
SN74HC163DRE4
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SOIC
1 ul
Synchronous
Binary Counter
16-SOIC
36000000 Hz
Positive Edge
0.003911599982529879 m, 3.900000095367432 ul
16-SOIC
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-40 °C
85 °C
Texas Instruments
SN74HC163PWT
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-TSSOP
1 ul
Synchronous
Binary Counter
16-TSSOP
36000000 Hz
Positive Edge
16-TSSOP
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-40 °C
85 °C
0.004394200164824724 m
0.004399999976158142 m
Texas Instruments
CD74HC163M96
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SOIC
1 ul
Synchronous
Binary Counter
16-SOIC
24000000 Hz
Positive Edge
0.003911599982529879 m, 3.900000095367432 ul
16-SOIC
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-55 °C
125 °C
Texas Instruments
SN74HC163N
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-PDIP
1 ul
Synchronous
Binary Counter
16-PDIP
36000000 Hz
Positive Edge
0.007619999814778566 m, 0.007619999814778566 m
16-DIP
Up
4 ul
6 V
2 V
Synchronous
Through Hole
-40 °C
85 °C
Texas Instruments
CD74HC163MT
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SOIC
1 ul
Synchronous
Binary Counter
16-SOIC
24000000 Hz
Positive Edge
0.003911599982529879 m, 3.900000095367432 ul
16-SOIC
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-55 °C
125 °C
Texas Instruments
CD74HC163M
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-SOIC
1 ul
Synchronous
Binary Counter
16-SOIC
24000000 Hz
Positive Edge
0.003911599982529879 m, 3.900000095367432 ul
16-SOIC
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-55 °C
125 °C
Texas Instruments
SN74HC163PW
Counter IC Binary Counter 1 Element 4 Bit Positive Edge 16-TSSOP
1 ul
Synchronous
Binary Counter
16-TSSOP
36000000 Hz
Positive Edge
16-TSSOP
Up
4 ul
6 V
2 V
Synchronous
Surface Mount
-40 °C
85 °C
0.004394200164824724 m
0.004399999976158142 m

Key Features

Wide Operating Voltage Range of 2 V to 6 VOutputs Can Drive Up To 10 LSTTL LoadsLow Power Consumption, 80-µA Max ICCTypical tpd= 14 ns±4-mA Output Drive at 5 VLow Input Current of 1 µA MaxInternal Look-Ahead for Fast CountingCarry Output for n-Bit CascadingSynchronous CountingSynchronously ProgrammableWide Operating Voltage Range of 2 V to 6 VOutputs Can Drive Up To 10 LSTTL LoadsLow Power Consumption, 80-µA Max ICCTypical tpd= 14 ns±4-mA Output Drive at 5 VLow Input Current of 1 µA MaxInternal Look-Ahead for Fast CountingCarry Output for n-Bit CascadingSynchronous CountingSynchronously Programmable

Description

AI
These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The ’HC163 devices are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform. These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. The clear function for the ’HC163 devices is synchronous. A low level at the clear (CLR\) input sets all four of the flip-flop outputs low after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to CLR\ to synchronously clear the counter to 0000 (LLLL). The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QAhigh). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The ’HC163 devices are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform. These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. The clear function for the ’HC163 devices is synchronous. A low level at the clear (CLR\) input sets all four of the flip-flop outputs low after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to CLR\ to synchronously clear the counter to 0000 (LLLL). The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QAhigh). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.