Zenode.ai Logo

SN74HC161 Series

4-Bit Synchronous Binary Counters

Manufacturer: Texas Instruments
Link to Manufacturer Page: https://www.ti.com/

Catalog

4-Bit Synchronous Binary Counters

PartNumber of Elements [custom]Number of Bits per ElementPackage / CaseTrigger TypeSupplier Device PackageMounting TypeCount RateOperating Temperature [Min]Operating Temperature [Max]Logic TypeVoltage - Supply [Max]Voltage - Supply [Min]TimingResetDirectionPackage / CasePackage / Case [x]Package / Case [x]
Texas Instruments
SN74HC161NSR
1
4
16-SOIC (0.209", 5.30mm Width)
Positive Edge
16-SO
Surface Mount
36 MHz
-40 °C
85 °C
Binary Counter
6 V
2 V
Synchronous
Asynchronous
Up
Texas Instruments
SN74HC161DT
1
4
16-SOIC
Positive Edge
16-SOIC
Surface Mount
36 MHz
-40 °C
85 °C
Binary Counter
6 V
2 V
Synchronous
Asynchronous
Up
0.154 in, 3.9 mm Width
Texas Instruments
SN74HC161DR
1
4
16-SOIC
Positive Edge
16-SOIC
Surface Mount
36 MHz
-40 °C
85 °C
Binary Counter
6 V
2 V
Synchronous
Asynchronous
Up
0.154 in, 3.9 mm Width
Texas Instruments
SN74HC161D
1
4
16-SOIC
Positive Edge
16-SOIC
Surface Mount
36 MHz
-40 °C
85 °C
Binary Counter
6 V
2 V
Synchronous
Asynchronous
Up
0.154 in, 3.9 mm Width
Texas Instruments
SN74HC161PW
1
4
16-TSSOP
Positive Edge
16-TSSOP
Surface Mount
36 MHz
-40 °C
85 °C
Binary Counter
6 V
2 V
Synchronous
Asynchronous
Up
0.173 "
4.4 mm
Texas Instruments
SN74HC161PWR
1
4
16-TSSOP
Positive Edge
16-TSSOP
Surface Mount
36 MHz
-40 °C
85 °C
Binary Counter
6 V
2 V
Synchronous
Asynchronous
Up
0.173 "
4.4 mm
Texas Instruments
SN74HC161N
1
4
16-DIP
Positive Edge
16-PDIP
Through Hole
36 MHz
-40 °C
85 °C
Binary Counter
6 V
2 V
Synchronous
Asynchronous
Up
0.3 in, 7.62 mm
Texas Instruments
SN74HC161PWT
1
4
16-TSSOP
Positive Edge
16-TSSOP
Surface Mount
36 MHz
-40 °C
85 °C
Binary Counter
6 V
2 V
Synchronous
Asynchronous
Up
0.173 "
4.4 mm

Key Features

Wide Operating Voltage Range of 2 V to 6 VOutputs Can Drive Up To 10 LSTTL LoadsLow Power Consumption, 80-µA Max ICCTypical tpd= 14 ns±4-mA Output Drive at 5 VLow Input Current of 1 µA MaxInternal Look-Ahead for Fast CountingCarry Output for n-Bit CascadingSynchronous CountingSynchronously ProgrammableWide Operating Voltage Range of 2 V to 6 VOutputs Can Drive Up To 10 LSTTL LoadsLow Power Consumption, 80-µA Max ICCTypical tpd= 14 ns±4-mA Output Drive at 5 VLow Input Current of 1 µA MaxInternal Look-Ahead for Fast CountingCarry Output for n-Bit CascadingSynchronous CountingSynchronously Programmable

Description

AI
These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The ’HC161 devices are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform. These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. The clear function for the ’HC161 devices is asynchronous. A low level at the clear (CLR)\ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD)\, or enable inputs. The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QAhigh). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times. These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The ’HC161 devices are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform. These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. The clear function for the ’HC161 devices is asynchronous. A low level at the clear (CLR)\ input sets all four of the flip-flop outputs low, regardless of the levels of the CLK, load (LOAD)\, or enable inputs. The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are ENP, ENT, and a ripple-carry output (RCO). Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with QAhigh). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD\) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times.