Zenode.ai Logo
CD74HCT40103M96 - https://ti.com/content/dam/ticom/images/products/package/d/d0016a.png

CD74HCT40103M96

Active
Texas Instruments

HIGH SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTERS

Deep-Dive with AI

Search across all available documentation for this part.

CD74HCT40103M96 - https://ti.com/content/dam/ticom/images/products/package/d/d0016a.png

CD74HCT40103M96

Active
Texas Instruments

HIGH SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTERS

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCD74HCT40103M9674HCT40103 Series
Count Rate14 MHz14 MHz
DirectionDownDown
Logic TypeBinary CounterBinary Counter
Mounting TypeSurface MountSurface Mount
Number of Bits per Element88
Number of Elements [custom]11
Operating Temperature [Max]125 °C125 °C
Operating Temperature [Min]-55 °C-55 °C
Package / Case16-SOIC16-SOIC
Package / Case3.9 mm Width, 0.154 in0.154 - 3.9 mm Width
ResetAsynchronousAsynchronous
Supplier Device Package16-SOIC16-SOIC
TimingSynchronousSynchronous
Trigger TypePositive EdgePositive Edge
Voltage - Supply [Max]5.5 V5.5 V
Voltage - Supply [Min]4.5 V4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

74HCT40103 Series

IC BINARY COUNTER 8-BIT 16SOIC

PartNumber of Elements [custom]DirectionSupplier Device PackageResetNumber of Bits per ElementPackage / CasePackage / CaseVoltage - Supply [Max]Voltage - Supply [Min]Mounting TypeOperating Temperature [Min]Operating Temperature [Max]TimingTrigger TypeCount RateLogic Type
Texas Instruments
CD74HCT40103M96G4
Counter IC Binary Counter 1 Element 8 Bit Positive Edge 16-SOIC
1
Down
16-SOIC
Asynchronous
8
16-SOIC
0.154 in, 3.9 mm Width
5.5 V
4.5 V
Surface Mount
-55 °C
125 °C
Synchronous
Positive Edge
14 MHz
Binary Counter
Texas Instruments
CD74HCT40103M
The ’HC40103 and CD74HCT40103 are manufactured with high speed silicon gate technology and consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The 40103 contains a single 8-bit binary counter. Each has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the TC\ output are active-low logic. In normal operation, the counter is decremented by one count on each positive transition of the CLOCK (CP). Counting is inhibited when the TE\ input is high. The TC\ output goes low when the count reaches zero if the TE\ input is low, and remains low for one full clock period. When the PE\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition regardless of the state of the TE\ input. When the PL\ input is low, data at the P0-P7 inputs are asynchronously forced into the counter regardless of the state of the PE\, TE\, or CLOCK inputs. Input P0-P7 represent a single 8-bit binary word for the 40103. When the MR input is low, the counter is asynchronously cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table. If all control inputs except TE\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 10016or 25610clock pulses long. The 40103 may be cascaded using the TE\ input and the TC\ output, in either a synchronous or ripple mode. These circuits possess the low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits and can drive up to 10 LSTTL loads. The ’HC40103 and CD74HCT40103 are manufactured with high speed silicon gate technology and consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The 40103 contains a single 8-bit binary counter. Each has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the TC\ output are active-low logic. In normal operation, the counter is decremented by one count on each positive transition of the CLOCK (CP). Counting is inhibited when the TE\ input is high. The TC\ output goes low when the count reaches zero if the TE\ input is low, and remains low for one full clock period. When the PE\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition regardless of the state of the TE\ input. When the PL\ input is low, data at the P0-P7 inputs are asynchronously forced into the counter regardless of the state of the PE\, TE\, or CLOCK inputs. Input P0-P7 represent a single 8-bit binary word for the 40103. When the MR input is low, the counter is asynchronously cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table. If all control inputs except TE\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 10016or 25610clock pulses long. The 40103 may be cascaded using the TE\ input and the TC\ output, in either a synchronous or ripple mode. These circuits possess the low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits and can drive up to 10 LSTTL loads.
1
Down
16-SOIC
Asynchronous
8
16-SOIC
0.154 in, 3.9 mm Width
5.5 V
4.5 V
Surface Mount
-55 °C
125 °C
Synchronous
Positive Edge
14 MHz
Binary Counter
Texas Instruments
CD74HCT40103MT
Counter IC Binary Counter 1 Element 8 Bit Positive Edge 16-SOIC
1
Down
16-SOIC
Asynchronous
8
16-SOIC
0.154 in, 3.9 mm Width
5.5 V
4.5 V
Surface Mount
-55 °C
125 °C
Synchronous
Positive Edge
14 MHz
Binary Counter
Texas Instruments
CD74HCT40103MG4
Counter IC Binary Counter 1 Element 8 Bit Positive Edge 16-SOIC
1
Down
16-SOIC
Asynchronous
8
16-SOIC
0.154 in, 3.9 mm Width
5.5 V
4.5 V
Surface Mount
-55 °C
125 °C
Synchronous
Positive Edge
14 MHz
Binary Counter
Texas Instruments
CD74HCT40103M96
The ’HC40103 and CD74HCT40103 are manufactured with high speed silicon gate technology and consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The 40103 contains a single 8-bit binary counter. Each has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the TC\ output are active-low logic. In normal operation, the counter is decremented by one count on each positive transition of the CLOCK (CP). Counting is inhibited when the TE\ input is high. The TC\ output goes low when the count reaches zero if the TE\ input is low, and remains low for one full clock period. When the PE\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition regardless of the state of the TE\ input. When the PL\ input is low, data at the P0-P7 inputs are asynchronously forced into the counter regardless of the state of the PE\, TE\, or CLOCK inputs. Input P0-P7 represent a single 8-bit binary word for the 40103. When the MR input is low, the counter is asynchronously cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table. If all control inputs except TE\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 10016or 25610clock pulses long. The 40103 may be cascaded using the TE\ input and the TC\ output, in either a synchronous or ripple mode. These circuits possess the low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits and can drive up to 10 LSTTL loads. The ’HC40103 and CD74HCT40103 are manufactured with high speed silicon gate technology and consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The 40103 contains a single 8-bit binary counter. Each has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the TC\ output are active-low logic. In normal operation, the counter is decremented by one count on each positive transition of the CLOCK (CP). Counting is inhibited when the TE\ input is high. The TC\ output goes low when the count reaches zero if the TE\ input is low, and remains low for one full clock period. When the PE\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition regardless of the state of the TE\ input. When the PL\ input is low, data at the P0-P7 inputs are asynchronously forced into the counter regardless of the state of the PE\, TE\, or CLOCK inputs. Input P0-P7 represent a single 8-bit binary word for the 40103. When the MR input is low, the counter is asynchronously cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table. If all control inputs except TE\ are high at the time of zero count, the counters will jump to the maximum count, giving a counting sequence of 10016or 25610clock pulses long. The 40103 may be cascaded using the TE\ input and the TC\ output, in either a synchronous or ripple mode. These circuits possess the low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits and can drive up to 10 LSTTL loads.
1
Down
16-SOIC
Asynchronous
8
16-SOIC
0.154 in, 3.9 mm Width
5.5 V
4.5 V
Surface Mount
-55 °C
125 °C
Synchronous
Positive Edge
14 MHz
Binary Counter

Description

General part information

74HCT40103 Series

The ’HC40103 and CD74HCT40103 are manufactured with high speed silicon gate technology and consist of an 8-stage synchronous down counter with a single output which is active when the internal count is zero. The 40103 contains a single 8-bit binary counter. Each has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the TC\ output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the CLOCK (CP). Counting is inhibited when the TE\ input is high. The TC\ output goes low when the count reaches zero if the TE\ input is low, and remains low for one full clock period.

When the PE\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition regardless of the state of the TE\ input. When the PL\ input is low, data at the P0-P7 inputs are asynchronously forced into the counter regardless of the state of the PE\, TE\, or CLOCK inputs. Input P0-P7 represent a single 8-bit binary word for the 40103. When the MR input is low, the counter is asynchronously cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.

Documents

Technical documentation and resources