
CYPM1211-40LQXI
ActiveEZ-PD™ PMG1-S2 CYPM1211-40LQXI IS THE TRAY PACKING TYPE OPTION OF THE PMG1-S2, IT SUPPORTS DUAL ROLE PORT (DRP) USB-C PD APPLICATIONS AND INTEGRATES A USB FULL-SPEED DEVICE CONTROLLER.
Deep-Dive with AI
Search across all available documentation for this part.

CYPM1211-40LQXI
ActiveEZ-PD™ PMG1-S2 CYPM1211-40LQXI IS THE TRAY PACKING TYPE OPTION OF THE PMG1-S2, IT SUPPORTS DUAL ROLE PORT (DRP) USB-C PD APPLICATIONS AND INTEGRATES A USB FULL-SPEED DEVICE CONTROLLER.
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | CYPM1211-40LQXI |
|---|---|
| Core Processor | ARM® Cortex®-M0 |
| Core Size | 32-Bit Single-Core |
| Data Converters | A/D - 8bit SAR |
| Mounting Type | Surface Mount |
| Number of I/O | 20 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Oscillator Type | Internal |
| Package / Case | 40-UFQFN Exposed Pad |
| Peripherals | PWM, WDT, Brown-out Detect/Reset, POR, Temp Sensor |
| Program Memory Size | 128 KB |
| Program Memory Type | FLASH |
| RAM Size | 8 K |
| Speed | 48 MHz |
| Supplier Device Package | 40-QFN (6x6) |
| Voltage - Supply (Vcc/Vdd) [Max] | 5.5 V |
| Voltage - Supply (Vcc/Vdd) [Min] | 2.7 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Description
General part information
CYPM1211 Series
EZ-PD™ PMG1-S2 CYPM1211-40LQXI is the tray packing type option of the PMG1-S2, it supports Dual Role Port (DRP) USB-C PD applications and integrates a USB full-speed device controller. The EZ-PD™ PMG1-S2 USB PD subsystem interfaces to the pins of a USB Type-C connector. It includes a USB Type-C baseband transceiver and physical-layer logic. This transceiver performs the BMC and the 4b/5b encoding and decoding functions as well as integrating the 1.2-V analog front end (AFE). This subsystem integrates the required terminations to identify the role of the EZ-PD™ PMG1-S2 device, including RP and RD for UFP/DFP roles. It also integrates power FETs for supplying VCONN power to the CC1/CC2 pins from the VCONN_Source pin. The analog crossbar enables connecting either of the SBU1/SBU2 pins to either of the AUX_P/AUX_N pins to support DisplayPort sideband signaling. The integrated HPD processor can be used to control or monitor the HPD signal of a DisplayPort source or sink EZ-PD™ PMG1-S2 has four SCBs, which can be configured to implement an I2C, SPI, or UART interface. The hardware I2 C blocks implement full multi-master and slave interfaces capable of multimaster arbitration. In the SPI mode, the SCB blocks can be configured to act as master or slave. The high-voltage microcontroller has up to 20 GPIOs (these GPIOs can be configured for GPIOs, SCB, SBU, and Aux signals) and SWD pins, which can also be used as GPIOs. The I2C pins from SCB 0 are overvoltage-tolerant. The EZ-PD™ PMG1 family has a rich set of documentation, development tools, and online resources to assist system designers during their development process.ModusToolbox™with PMG1-S0 SDK, along with the CY71112 kit and its quick start guide, make firmware development and testing simple and easy, sharply reducing development time and time to market.
Documents
Technical documentation and resources