
ZL30112LDG1
ActivePB FREE SLIC/CODEC DPLL 32 VQFN 5X5X1MM TRAY ROHS COMPLIANT: YES
Deep-Dive with AI
Search across all available documentation for this part.

ZL30112LDG1
ActivePB FREE SLIC/CODEC DPLL 32 VQFN 5X5X1MM TRAY ROHS COMPLIANT: YES
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | ZL30112LDG1 | ZL30112 Series |
---|---|---|
- | - | |
Differential - Input:Output | False | False |
Frequency - Max [Max] | 8.192 MHz | 8.192 MHz |
Input | Clock | Clock |
Main Purpose | SLIC/CODEC | SLIC/CODEC |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Output | Clock | Clock |
Package / Case | 32-VFQFN Exposed Pad | 32-VFQFN Exposed Pad |
PLL | True | True |
Ratio - Input:Output [custom] | 2:3 | 2:3 |
Supplier Device Package | 32-QFN (5x5) | 32-QFN (5x5) |
Voltage - Supply [Max] | 3.63 V | 3.63 V |
Voltage - Supply [Min] | 2.97 V | 2.97 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Digikey | Tray | 490 | $ 8.60 | |
Microchip Direct | TRAY | 1 | $ 10.66 | |
25 | $ 8.88 | |||
100 | $ 8.09 | |||
1000 | $ 7.47 | |||
5000 | $ 7.06 | |||
Newark | Each | 100 | $ 8.09 |
ZL30112 Series
T1/E1 System Synchronizer
Part | Number of Circuits | Frequency - Max [Max] | Supplier Device Package | Operating Temperature [Max] | Operating Temperature [Min] | Input | Output | Package / Case | Ratio - Input:Output [custom] | Voltage - Supply [Min] | Voltage - Supply [Max] | Mounting Type | PLL | Main Purpose | Differential - Input:Output |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Microchip Technology ZL30112LDG1 | 1 | 8.192 MHz | 32-QFN (5x5) | 85 °C | -40 °C | Clock | Clock | 32-VFQFN Exposed Pad | 2:3 | 2.97 V | 3.63 V | Surface Mount | SLIC/CODEC | ||
Microchip Technology ZL30112LDG1 |
Description
General part information
ZL30112 Series
The ZL30100 T1/E1 System Synchronizer contains a digital phase-locked loop (DPLL), which provides timing and synchronization for multi-trunk T1 and E1 transmission equipment.
The ZL30100 generates ST-BUS and other TDM clock and framing signals that are phase locked to one of two input references. It helps ensure system reliability by monitoring its references for accuracy and stability and by maintaining stable output clocks during reference switching operations and during short periods when a reference is unavailable.
The ZL30100 is intended to be the central timing and synchronization resource for network equipment that complies with Telcordia, ETSI, ITU-T and ANSI network specifications.
Documents
Technical documentation and resources