Zenode.ai Logo
ZL30112LDG1 - 32 QFN

ZL30112LDG1

Active
Microchip Technology

PB FREE SLIC/CODEC DPLL 32 VQFN 5X5X1MM TRAY ROHS COMPLIANT: YES

Deep-Dive with AI

Search across all available documentation for this part.

ZL30112LDG1 - 32 QFN

ZL30112LDG1

Active
Microchip Technology

PB FREE SLIC/CODEC DPLL 32 VQFN 5X5X1MM TRAY ROHS COMPLIANT: YES

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationZL30112LDG1ZL30112 Series
--
Differential - Input:OutputFalseFalse
Frequency - Max [Max]8.192 MHz8.192 MHz
InputClockClock
Main PurposeSLIC/CODECSLIC/CODEC
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
OutputClockClock
Package / Case32-VFQFN Exposed Pad32-VFQFN Exposed Pad
PLLTrueTrue
Ratio - Input:Output [custom]2:32:3
Supplier Device Package32-QFN (5x5)32-QFN (5x5)
Voltage - Supply [Max]3.63 V3.63 V
Voltage - Supply [Min]2.97 V2.97 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 490$ 8.60
Microchip DirectTRAY 1$ 10.66
25$ 8.88
100$ 8.09
1000$ 7.47
5000$ 7.06
NewarkEach 100$ 8.09

ZL30112 Series

T1/E1 System Synchronizer

PartNumber of CircuitsFrequency - Max [Max]Supplier Device PackageOperating Temperature [Max]Operating Temperature [Min]InputOutputPackage / CaseRatio - Input:Output [custom]Voltage - Supply [Min]Voltage - Supply [Max]Mounting TypePLLMain PurposeDifferential - Input:Output
Microchip Technology
ZL30112LDG1
1
8.192 MHz
32-QFN (5x5)
85 °C
-40 °C
Clock
Clock
32-VFQFN Exposed Pad
2:3
2.97 V
3.63 V
Surface Mount
SLIC/CODEC
Microchip Technology
ZL30112LDG1

Description

General part information

ZL30112 Series

The ZL30100 T1/E1 System Synchronizer contains a digital phase-locked loop (DPLL), which provides timing and synchronization for multi-trunk T1 and E1 transmission equipment.

The ZL30100 generates ST-BUS and other TDM clock and framing signals that are phase locked to one of two input references. It helps ensure system reliability by monitoring its references for accuracy and stability and by maintaining stable output clocks during reference switching operations and during short periods when a reference is unavailable.

The ZL30100 is intended to be the central timing and synchronization resource for network equipment that complies with Telcordia, ETSI, ITU-T and ANSI network specifications.