Zenode.ai Logo
CDCV857ADGGR - 48-TSSOP

CDCV857ADGGR

Active
Texas Instruments

2.5-V SSTL-II PHASE-LOCK LOOP CLOCK DRIVER FOR DOUBLE DATA-RATE SYNCHRONOUS DRAM APPLICATIONS

Deep-Dive with AI

Search across all available documentation for this part.

CDCV857ADGGR - 48-TSSOP

CDCV857ADGGR

Active
Texas Instruments

2.5-V SSTL-II PHASE-LOCK LOOP CLOCK DRIVER FOR DOUBLE DATA-RATE SYNCHRONOUS DRAM APPLICATIONS

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDCV857ADGGRCDCV857 Series
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
Divider/Multiplier [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Frequency - Max [Max]180 MHz180 - 200 MHz
InputClockClock
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]0 °C-40 - 0 °C
OutputClockClock
Package / Case48-TFSOP48-TFSOP, 56-VFBGA
Package / Case0.24 in0.24 in
Package / Case [y]6.1 mm6.1 mm
PLLYes with BypassYes with Bypass
Ratio - Input:Output [custom]11
Ratio - Input:Output [custom]1010
Supplier Device Package48-TSSOP48-TSSOP, 56-BGA Microstar Junior (7x4.5)
TypePLL Clock DriverPLL Clock Driver
Voltage - Supply [Max]2.7 V2.7 V
Voltage - Supply [Min]2.3 V2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 7.67
10$ 6.93
25$ 6.60
100$ 5.74
250$ 5.48
500$ 4.99
1000$ 4.35
Digi-Reel® 1$ 7.67
10$ 6.93
25$ 6.60
100$ 5.74
250$ 5.48
500$ 4.99
1000$ 4.35
Tape & Reel (TR) 2000$ 3.99
Texas InstrumentsLARGE T&R 1$ 6.75
100$ 5.50
250$ 4.33
1000$ 3.67

CDCV857 Series

IC PLL CLOCK DRIVER 48TSSOP

PartRatio - Input:Output [custom]Ratio - Input:Output [custom]Operating Temperature [Min]Operating Temperature [Max]Supplier Device PackageInputFrequency - Max [Max]OutputVoltage - Supply [Max]Voltage - Supply [Min]Mounting TypeTypePLLPackage / Case [y]Package / CasePackage / CaseDifferential - Input:Output [custom]Differential - Input:Output [custom]Number of CircuitsDivider/Multiplier [custom]Divider/Multiplier [custom]
Texas Instruments
CDCV857BDGG
1
10
0 °C
85 °C
48-TSSOP
Clock
200 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857BIDGG
1
10
-40 °C
85 °C
48-TSSOP
Clock
200 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857DGGR
1
10
0 °C
85 °C
48-TSSOP
Clock
200 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857BDGGRG4
1
10
0 °C
85 °C
48-TSSOP
Clock
200 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857ADGGG4
1
10
0 °C
85 °C
48-TSSOP
Clock
180 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857DGG
1
10
0 °C
85 °C
48-TSSOP
Clock
200 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857BIDGGR
1
10
-40 °C
85 °C
48-TSSOP
Clock
200 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857ADGG
1
10
0 °C
85 °C
48-TSSOP
Clock
180 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857ADGGR
1
10
0 °C
85 °C
48-TSSOP
Clock
180 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857BGQLR
1
10
0 °C
85 °C
56-BGA Microstar Junior (7x4.5)
Clock
200 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
56-VFBGA
1
Texas Instruments
CDCV857BDGGR
1
10
0 °C
85 °C
48-TSSOP
Clock
200 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
6.1 mm
48-TFSOP
0.24 in
1
Texas Instruments
CDCV857AGQLR
1
10
0 °C
85 °C
56-BGA Microstar Junior (7x4.5)
Clock
180 MHz
Clock
2.7 V
2.3 V
Surface Mount
PLL Clock Driver
Yes with Bypass
56-VFBGA
1

Description

General part information

CDCV857 Series

The CDCV857A is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK, CLK\) to ten differential pairs of clock outputs (Y[0:9], Y[0:9]\) and one differential pair of feedback clock output (FBOUT, FBOUT\). The clock outputs are controlled by the clock inputs (CLK, CLK\), the feedback clocks (FBIN, FBIN\), and the analog power input (AVDD). When PWRDWN\ is high, the outputs switch in phase and frequency with CLK. When PWRDWN\ is low, all outputs are disabled to high impedance state (3-state), and the PLL is shut down (low power mode). The device also enters this low power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit will detect the low frequency condition and after applying a >20 MHz input signal this detection circuit turns on the PLL again and enables the outputs.

When AVDDis strapped low, the PLL is turned off and bypassed for test purposes. The CDCV857A is also able to track spread spectrum clocking for reduced EMI.

Since the CDCV857A is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCV857A is characterized for operation from 0°C to 85°C.