Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | SN74LVC125APWE4 | 74LVC125 Series |
---|---|---|
- | - | |
Current - Output High, Low [custom] | 24 mA | 24 mA |
Current - Output High, Low [custom] | 24 mA | 24 mA |
Grade | - | Automotive |
Logic Type | Buffer, Non-Inverting | Buffer, Non-Inverting |
Mounting Type | Surface Mount | Surface Mount |
Number of Bits per Element | 1 | 1 |
Number of Elements | 4 | 4 |
Operating Temperature [Max] | 125 °C | 85 - 125 °C |
Operating Temperature [Min] | -40 °C | -55 - -40 °C |
Output Type | 3-State | 3-State |
Package / Case | 14-TSSOP | 14-SOIC, 14-VFQFN Exposed Pad, 14-TSSOP, 14-SSOP |
Package / Case | - | 3.9 mm |
Package / Case | - | 0.154 - 5.3 in |
Package / Case | - | 5.3 mm |
Package / Case | - | 0.209 in |
Package / Case | - | 0.209 in |
Package / Case [custom] | 0.173 in | 0.173 in |
Package / Case [custom] | 4.4 mm | 4.4 mm |
Qualification | - | AEC-Q100 |
Supplier Device Package | 14-TSSOP | 14-VQFN (3.5x3.5), 14-SO, 14-TSSOP, 14-SSOP |
Voltage - Supply [Max] | 3.6 V | 3.6 V |
Voltage - Supply [Min] | 1.65 V | 1.65 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
74LVC125 Series
Enhanced-product four-channel 1.65V-to-3.6V buffers with 3-state outputs
Part | Mounting Type | Number of Elements | Package / Case | Package / Case | Package / Case | Output Type | Operating Temperature [Min] | Operating Temperature [Max] | Logic Type | Voltage - Supply [Max] | Voltage - Supply [Min] | Number of Bits per Element | Current - Output High, Low [custom] | Current - Output High, Low [custom] | Supplier Device Package | Package / Case [y] | Package / Case [y] | Package / Case [custom] | Package / Case [custom] | Grade | Qualification | Package / Case |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments SN74LVC125ADTG4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-SOIC | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125ARGYRG4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-VQFN (3.5x3.5) | Surface Mount | 4 | 14-VFQFN Exposed Pad | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-VQFN (3.5x3.5) | |||||||||
Texas Instruments SN74LVC125ADG4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-SOIC | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125ANSRThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-SO | 5.3 mm | 0.209 in | |||||||
Texas Instruments SN74LVC125AQPWRQ1This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation. | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | Automotive | AEC-Q100 | |||||
Texas Instruments SN74LVC125APWE4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-TSSOP | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125ARGYRThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 14-VFQFN Exposed Pad | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-VQFN (3.5x3.5) | |||||||||
Texas Instruments SN74LVC125APWRThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125APWRG4This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125AIPWREPThis quadruple bus buffer gate is designed for 1.65-V to 3.6-V VCCoperation.
The SN74LVC125A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.
This quadruple bus buffer gate is designed for 1.65-V to 3.6-V VCCoperation.
The SN74LVC125A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 85 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125ADBBuffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-SSOP | Surface Mount | 4 | 5.3 mm | 14-SSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-SSOP | 0.209 in | |||||||
Texas Instruments SN74LVC125APWTG4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-TSSOP | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125APWTE4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-TSSOP | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125APWRE4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-TSSOP | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125ADTThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125APWG4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-TSSOP | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125ADBRG4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-SSOP | Surface Mount | 4 | 5.3 mm | 14-SSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-SSOP | 0.209 in | |||||||
Texas Instruments SN74LVC125ADRE4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-SOIC | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125ANSBuffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-SO | Surface Mount | 4 | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-SO | 5.3 mm | 0.209 in | |||||||
Texas Instruments SN74LVC125ADRThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125ADRG4This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125ADRG3This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125APWRG3This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125APWTThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm | |||||||
Texas Instruments SN74LVC125ADThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125ADBRThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 5.3 mm | 14-SSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-SSOP | 0.209 in | |||||||
Texas Instruments SN74LVC125ADE4Buffer, Non-Inverting 4 Element 1 Bit per Element 3-State Output 14-SOIC | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125AMDREPThis quadruple bus buffer gate is designed for 1.65-V to 3.6-V VCCoperation.
The SN74LVC125A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment.
This quadruple bus buffer gate is designed for 1.65-V to 3.6-V VCCoperation.
The SN74LVC125A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. | Surface Mount | 4 | 3.9 mm | 0.154 in | 14-SOIC | 3-State | -55 C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | ||||||||
Texas Instruments SN74LVC125APWThis quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment.
This quadruple bus buffer gate is designed for 1.65V to 3.6V VCC operation.
The SN74LVC125A device features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Inputs can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V system environment. | Surface Mount | 4 | 14-TSSOP | 3-State | -40 °C | 125 °C | Buffer, Non-Inverting | 3.6 V | 1.65 V | 1 | 24 mA | 24 mA | 14-TSSOP | 0.173 in | 4.4 mm |
Description
General part information
74LVC125 Series
This quadruple bus buffer gate is designed for 1.65-V to 3.6-V VCCoperation.
The SN74LVC125A features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high.
To ensure the high-impedance state during power up or power down,OEshould be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Documents
Technical documentation and resources