Zenode.ai Logo
CDCVF2310MPWREP - https://ti.com/content/dam/ticom/images/products/package/p/pw0024a.png

CDCVF2310MPWREP

Active
Texas Instruments

ENHANCED PRODUCT 2.5-V TO 3.3-V HIGH PERFORMANCE CLOCK BUFFER

Deep-Dive with AI

Search across all available documentation for this part.

CDCVF2310MPWREP - https://ti.com/content/dam/ticom/images/products/package/p/pw0024a.png

CDCVF2310MPWREP

Active
Texas Instruments

ENHANCED PRODUCT 2.5-V TO 3.3-V HIGH PERFORMANCE CLOCK BUFFER

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCDCVF2310MPWREPCDCVF2310-EP Series
Differential - Input:Output [custom]FalseFalse
Differential - Input:Output [custom]FalseFalse
Frequency - Max [Max]200 MHz200 MHz
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]125 °C125 ¯C
Operating Temperature [Min]-55 °C-55 °C
OutputLVTTLLVTTL
Package / Case24-TSSOP24-TSSOP
Package / Case [y]4.4 mm4.4 mm
Package / Case [y]0.173 "0.173 "
Ratio - Input:Output [custom]11
Ratio - Input:Output [custom]1010
Supplier Device Package24-TSSOP24-TSSOP
TypeFanout Buffer (Distribution)Clock Buffer, Fanout Buffer (Distribution)
Voltage - Supply [Max]3.6 V3.6 V
Voltage - Supply [Min]2.3 V2.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 13.00
10$ 10.23
25$ 9.54
100$ 8.78
250$ 8.41
500$ 8.19
1000$ 8.01
Digi-Reel® 1$ 13.00
10$ 10.23
25$ 9.54
100$ 8.78
250$ 8.41
500$ 8.19
1000$ 8.01
Tape & Reel (TR) 2000$ 7.87
Texas InstrumentsLARGE T&R 1$ 9.77
100$ 8.53
250$ 6.58
1000$ 5.88

CDCVF2310-EP Series

Enhanced Product 2.5-V to 3.3-V high performance clock buffer

PartRatio - Input:Output [custom]Ratio - Input:Output [custom]OutputOperating Temperature [Max]Operating Temperature [Min]Voltage - Supply [Max]Voltage - Supply [Min]TypeMounting TypeDifferential - Input:Output [custom]Differential - Input:Output [custom]Supplier Device PackagePackage / Case [y]Package / Case [y]Package / CaseFrequency - Max [Max]Number of Circuits
Texas Instruments
V62/13603-01XE
1
10
LVTTL
125 ¯C
-55 °C
3.6 V
2.3 V
Clock Buffer
Surface Mount
24-TSSOP
4.4 mm
0.173 "
24-TSSOP
200 MHz
1
Texas Instruments
CDCVF2310MPWEP
1
10
LVTTL
125 ¯C
-55 °C
3.6 V
2.3 V
Fanout Buffer (Distribution)
Surface Mount
24-TSSOP
4.4 mm
0.173 "
24-TSSOP
200 MHz
1
Texas Instruments
CDCVF2310MPWREP
1
10
LVTTL
125 °C
-55 °C
3.6 V
2.3 V
Fanout Buffer (Distribution)
Surface Mount
24-TSSOP
4.4 mm
0.173 "
24-TSSOP
200 MHz
1

Description

General part information

CDCVF2310-EP Series

The CDCVF2310 is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.

The CDCVF2310 is characterized for operation from –55°C to 125°C.

The CDCVF2310 is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.