
V62/13603-01XE
ActiveENHANCED PRODUCT 2.5-V TO 3.3-V HIGH PERFORMANCE CLOCK BUFFER
Deep-Dive with AI
Search across all available documentation for this part.

V62/13603-01XE
ActiveENHANCED PRODUCT 2.5-V TO 3.3-V HIGH PERFORMANCE CLOCK BUFFER
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | V62/13603-01XE | CDCVF2310-EP Series |
---|---|---|
Differential - Input:Output [custom] | False | False |
Differential - Input:Output [custom] | False | False |
Frequency - Max [Max] | 200 MHz | 200 MHz |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 125 ¯C | 125 ¯C |
Operating Temperature [Min] | -55 °C | -55 °C |
Output | LVTTL | LVTTL |
Package / Case | 24-TSSOP | 24-TSSOP |
Package / Case [y] | 4.4 mm | 4.4 mm |
Package / Case [y] | 0.173 " | 0.173 " |
Ratio - Input:Output [custom] | 1 | 1 |
Ratio - Input:Output [custom] | 10 | 10 |
Supplier Device Package | 24-TSSOP | 24-TSSOP |
Type | Clock Buffer | Clock Buffer, Fanout Buffer (Distribution) |
Voltage - Supply [Max] | 3.6 V | 3.6 V |
Voltage - Supply [Min] | 2.3 V | 2.3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Digikey | Tape & Reel (TR) | 2000 | $ 6.40 | |
Texas Instruments | LARGE T&R | 1 | $ 9.77 | |
100 | $ 8.53 | |||
250 | $ 6.58 | |||
1000 | $ 5.88 |
CDCVF2310-EP Series
Enhanced Product 2.5-V to 3.3-V high performance clock buffer
Part | Ratio - Input:Output [custom] | Ratio - Input:Output [custom] | Output | Operating Temperature [Max] | Operating Temperature [Min] | Voltage - Supply [Max] | Voltage - Supply [Min] | Type | Mounting Type | Differential - Input:Output [custom] | Differential - Input:Output [custom] | Supplier Device Package | Package / Case [y] | Package / Case [y] | Package / Case | Frequency - Max [Max] | Number of Circuits |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments V62/13603-01XE | 1 | 10 | LVTTL | 125 ¯C | -55 °C | 3.6 V | 2.3 V | Clock Buffer | Surface Mount | 24-TSSOP | 4.4 mm | 0.173 " | 24-TSSOP | 200 MHz | 1 | ||
Texas Instruments CDCVF2310MPWEP | 1 | 10 | LVTTL | 125 ¯C | -55 °C | 3.6 V | 2.3 V | Fanout Buffer (Distribution) | Surface Mount | 24-TSSOP | 4.4 mm | 0.173 " | 24-TSSOP | 200 MHz | 1 | ||
Texas Instruments CDCVF2310MPWREP | 1 | 10 | LVTTL | 125 °C | -55 °C | 3.6 V | 2.3 V | Fanout Buffer (Distribution) | Surface Mount | 24-TSSOP | 4.4 mm | 0.173 " | 24-TSSOP | 200 MHz | 1 |
Description
General part information
CDCVF2310-EP Series
The CDCVF2310 is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.
The CDCVF2310 is characterized for operation from –55°C to 125°C.
The CDCVF2310 is a high-performance, low-skew clock buffer that operates up to 200 MHz. Two banks of five outputs each provide low-skew copies of CLK. After power up, the default state of the outputs is low regardless of the state of the control pins. For normal operation, the outputs of bank 1Y[0:4] or 2Y[0:4] can be placed in a low state when the control pins (1G or 2G, respectively) are held low and a negative clock edge is detected on the CLK input. The outputs of bank 1Y[0:4] or 2Y[0:4] can be switched into the buffer mode when the control pins (1G and 2G) are held high and a negative clock edge is detected on the CLK input. The device operates in a 2.5-V and 3.3-V environment. The built-in output enable glitch suppression ensures a synchronized output enable sequence to distribute full period clock signals.
Documents
Technical documentation and resources