Zenode.ai Logo
Beta
K
SR1PBBU - 6-UDFN

SR1PBBU

Active
STMicroelectronics

IC SUPERVISOR 1 CHANNEL 6UDFN

Deep-Dive with AI

Search across all available documentation for this part.

Documents+3
SR1PBBU - 6-UDFN

SR1PBBU

Active
STMicroelectronics

IC SUPERVISOR 1 CHANNEL 6UDFN

Deep-Dive with AI

Documents+3

Technical Specifications

Parameters and characteristics for this part

SpecificationSR1PBBU
Mounting TypeSurface Mount
Number of Voltages Monitored1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputOpen Drain or Open Collector
Package / Case6-UDFN
ResetActive Low
Reset Timeout240 ms
Supplier Device Package6-UDFN (1.45x1)
TypeReset Timer
Voltage - ThresholdAdjustable/Selectable

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 1.71
10$ 1.08
25$ 0.92
100$ 0.73
250$ 0.64
500$ 0.59
1000$ 0.54
Digi-Reel® 1$ 1.07
10$ 0.96
25$ 0.91
100$ 0.75
250$ 0.70
500$ 0.62
1000$ 0.49
Tape & Reel (TR) 3000$ 0.45
6000$ 0.43
15000$ 0.42

Description

General part information

SR1 Series

The Smart ResetTMdevices provide a useful feature which ensures that inadvertent short reset push-button closures do not cause system resets. This is done by implementing an extended Smart Reset input delay time (tSRC), which ensures a safe reset and eliminates the need for a specific dedicated reset button.

This reset configuration provides versatility and allows the application to distinguish between a software generated interrupt and a hard system reset. When the input push-button is connected to the microcontroller interrupt input, and is closed for a short time, the processor can only be interrupted. If the system still does not respond properly, continuing to keep the push-button closed for the extended setup time tSRCcauses a hard reset of the processor through the reset output.

The SR1 has one Smart Reset input (SR) with preset delayed Smart Reset setup time (tSRC). The reset output (RST) is asserted after the Smart Reset input is held active for the selected tSRCdelay time. TheRSToutput remains asserted either until theSRinput goes to inactive logic level (i.e. neither fixed nor minimum reset pulse width is set) or the output reset pulse duration is fixed for tREC(i.e. factory-programmed). The device fully operates over a broad VCCrange from 2.0 V to 5.5 V.