Zenode.ai Logo
SY89874UMG - 16 QFN

SY89874UMG

Active
Microchip Technology

CLOCK DIVIDER/FANOUT BUFFER, 2.5GHZ, QFN

Deep-Dive with AI

Search across all available documentation for this part.

SY89874UMG - 16 QFN

SY89874UMG

Active
Microchip Technology

CLOCK DIVIDER/FANOUT BUFFER, 2.5GHZ, QFN

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationSY89874UMGSY89874U Series
--
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
Frequency - Max [Max]2.5 GHz2.5 GHz
InputLVPECL, HSTL, CML, LVDSLVPECL, HSTL, CML, LVDS
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
OutputLVPECLLVPECL
Package / Case16-MLF®, 16-VFQFN Exposed Pad16-MLF®, 16-VFQFN Exposed Pad
Ratio - Input:Output [custom]1:21:2
TypeDivider, Fanout Buffer (Distribution)Divider, Fanout Buffer (Distribution)
Voltage - Supply [Max]3.63 V3.63 V
Voltage - Supply [Min]2.375 V2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 10.40
25$ 8.67
100$ 7.89
Microchip DirectTUBE 1$ 10.40
25$ 8.67
100$ 7.89
1000$ 6.57
5000$ 6.07
10000$ 5.64
NewarkEach 1$ 10.82
10$ 9.92
25$ 9.02
50$ 8.61
100$ 8.21

SY89874U Series

CLOCK BUFFER, DIVIDER, FANOUT 3.2 GHZ TO 2 OUTPUTS, 2.375 V TO 3.63 V, 16 PINS, QFN-EP

PartOperating Temperature [Max]Operating Temperature [Min]Voltage - Supply [Max]Voltage - Supply [Min]Mounting TypeFrequency - Max [Max]OutputNumber of CircuitsInputTypeDifferential - Input:Output [custom]Differential - Input:Output [custom]Ratio - Input:Output [custom]Package / Case
Microchip Technology
SY89874UMG-TR
Microchip Technology
SY89874UMG
85 °C
-40 °C
3.63 V
2.375 V
Surface Mount
2.5 GHz
LVPECL
1
CML, HSTL, LVDS, LVPECL
Divider, Fanout Buffer (Distribution)
1:2
16-MLF®, 16-VFQFN Exposed Pad
Microchip Technology
SY89874UMG

Description

General part information

SY89874U Series

This low-skew, low-jitter device is capable of accepting a high-speed (e.g., 622MHz or higher) CML, LVPECL, LVDS or HSTL clock input signal and dividing down the frequency using a programmable divider ratio to create a frequencylocked, lower speed version of the input clock. Available divider ratios are 2, 4, 8 and 16, or straight pass-through. In a typical 622MHz clock system this would provide availability of 311MHz, 155MHz, 77MHz or 38MHz auxiliary clock components.

The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A VREF-AC reference is included for AC-coupled applications.The /RESET input asynchronously resets the divider. In the pass-through function (divide by 1) the /RESET synchronously enables or disables the outputs on the next falling edge of IN (rising edge of /N).