
SY89824LHZ-TR
ActiveCLOCK DRIVER 22-OUT 2-IN 1:22 64-PIN TQFP EP T/R
Deep-Dive with AI
Search across all available documentation for this part.

SY89824LHZ-TR
ActiveCLOCK DRIVER 22-OUT 2-IN 1:22 64-PIN TQFP EP T/R
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | SY89824LHZ-TR | SY89824 Series |
---|---|---|
Differential - Input:Output | - | True |
Differential - Input:Output | - | True |
Input | - | LVPECL, HSTL |
Mounting Type | - | Surface Mount |
null | - | |
Number of Circuits | - | 1 |
Operating Temperature | - | 0 °C |
Operating Temperature | - | 85 °C |
Output | - | HSTL |
Package / Case | - | 64-TQFP Exposed Pad |
Ratio - Input:Output | - | 2:22 |
Supplier Device Package | - | 64-TQFP-EP (10x10) |
Type | - | Fanout Buffer (Distribution), Multiplexer |
Voltage - Supply | - | 3.6 V |
Voltage - Supply | - | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Microchip Direct | T/R | 1 | $ 27.47 | |
25 | $ 22.88 | |||
100 | $ 20.83 | |||
1000 | $ 17.35 | |||
5000 | $ 16.01 | |||
10000 | $ 14.87 |
SY89824 Series
CLOCK DRIVER 22-OUT 2-IN 1:22 64-PIN TQFP EP T/R
Part | Number of Circuits | Voltage - Supply [Max] | Voltage - Supply [Min] | Supplier Device Package | Operating Temperature [Min] | Operating Temperature [Max] | Input | Mounting Type | Ratio - Input:Output | Output | Package / Case | Differential - Input:Output [custom] | Differential - Input:Output [custom] | Type |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Microchip Technology SY89824LHZ-TR | ||||||||||||||
Microchip Technology SY89824LHZ-TR | 1 | 3.6 V | 3 V | 64-TQFP-EP (10x10) | 0 °C | 85 °C | HSTL, LVPECL | Surface Mount | 2:22 | HSTL | 64-TQFP Exposed Pad | Fanout Buffer (Distribution), Multiplexer |
Description
General part information
SY89824 Series
The SY89824L is a High Performance Bus Clock Driver with 22 differential HSTL (High Speed Transceiver Logic) output pairs. The part is designed for use in low voltage (3.3V/1.8V) applications which require a large number of outputs to drive precisely aligned, ultra low skew signals to their destination. The input is multiplexed from either HSTL or LVPECL (Low Voltage Positive Emitter Coupled Logic) by the CLK\_SEL pin. The Output Enable (OE) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control.The SY89824L features low pin-to-pin skew (50ps max.) and low part-to-part skew (200ps max.)--performance previously unachievable in a standard product having such a high number of outputs. The SY89824L is available in a single space saving package, enabling a lower overall cost solution.
Documents
Technical documentation and resources