Zenode.ai Logo
Beta
K
LTC2263IUJ-14#PBF - 40 QFN

LTC2263IUJ-14#PBF

Active
Analog Devices

ANALOG TO DIGITAL CONVERTER, 14 BIT, 25 MSPS, DIFFERENTIAL, SINGLE ENDED, SERIAL, SPI, SINGLE

Deep-Dive with AI

Search across all available documentation for this part.

LTC2263IUJ-14#PBF - 40 QFN

LTC2263IUJ-14#PBF

Active
Analog Devices

ANALOG TO DIGITAL CONVERTER, 14 BIT, 25 MSPS, DIFFERENTIAL, SINGLE ENDED, SERIAL, SPI, SINGLE

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationLTC2263IUJ-14#PBF
ArchitecturePipelined
ConfigurationS/H-ADC
Data InterfaceLVDS - Serial
FeaturesSimultaneous Sampling
Input TypeDifferential
Mounting TypeSurface Mount
Number of A/D Converters2
Number of Bits14
Number of Inputs2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case40-WFQFN Exposed Pad
Ratio - S/H:ADC1:1
Reference TypeExternal, Internal
Sampling Rate (Per Second)25 M
Supplier Device Package40-QFN (6x6)
Voltage - Supply, Analog [Max]1.9 V
Voltage - Supply, Analog [Min]1.7 V
Voltage - Supply, Digital [Max]1.9 V
Voltage - Supply, Digital [Min]1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 55.61
10$ 42.22
61$ 41.99
NewarkEach 1$ 55.61
5$ 48.91
10$ 42.22
25$ 42.14
50$ 42.06
122$ 41.99

Description

General part information

LTC2263-14 Series

The LTC2265-14/LTC2264-14/LTC2263-14 are 2-channel, simultaneous sampling 14-bit A/D converters designed for digitizing high frequency, wide dynamic range signals. They are perfect for demanding communications applications with AC performance that includes 73.7dB SNR and 90dB spurious free dynamic range (SFDR). Ultralow jitter of 0.15psRMSallows undersampling of IF frequencies with excellent noise performance.DC specs include ±1LSB INL (typ), ±0.3LSB DNL (typ) and no missing codes over temperature. The transition noise is a low 1.2LSBRMS.The digital outputs are serial LVDS to minimize the number of data lines. Each channel outputs two bits at a time (2-lane mode) or one bit at a time (1-lane mode). The LVDS drivers have optional internal termination and adjustable output levels to ensure clean signal integrity.The ENC+and ENC–inputs may be driven differentially or single-ended with a sine wave, PECL, LVDS, TTL, or CMOS inputs. An internal clock duty cycle stabilizer allows high performance at full speed for a wide range of clock duty cycles.BitsLTC2263-1212LTC2263-1414ApplicationsCommunicationsCellular Base StationsSoftware Defined RadiosPortable Medical ImagingMultichannel Data AcquisitionNondestructive Testing