Zenode.ai Logo
ADC3243IRGZT - 48-VQFN-Exposed-Pad-RGZ

ADC3243IRGZT

Active
Texas Instruments

DUAL-CHANNEL, 14-BIT, 80-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet+2
ADC3243IRGZT - 48-VQFN-Exposed-Pad-RGZ

ADC3243IRGZT

Active
Texas Instruments

DUAL-CHANNEL, 14-BIT, 80-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC) 48-VQFN -40 TO 85

Deep-Dive with AI

DocumentsDatasheet+2

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationADC3243IRGZTADC3243 Series
ArchitecturePipelinedPipelined
ConfigurationADCADC
Data InterfaceLVDS - SerialLVDS - Serial
FeaturesSimultaneous SamplingSimultaneous Sampling
Input Range-2 Vpp
Input TypeDifferentialDifferential
Mounting TypeSurface MountSurface Mount
Number of A/D Converters22
Number of Bits1414
Number of Inputs22
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Package / Case48-VFQFN Exposed Pad48-VFQFN Exposed Pad
Power (Typ) @ Conditions-183 mW
Ratio - S/H:ADC-0:1
Reference Type-Internal, External
Sampling Rate (Per Second)80 M80 M
Supplied Contents-Board(s)
Supplier Device Package48-VQFN (7x7)48-VQFN (7x7)
Utilized IC / Part-ADC3243
Voltage - Supply, Analog [Max]1.9 V1.9 V
Voltage - Supply, Analog [Min]1.7 V1.7 V
Voltage - Supply, Digital [Max]1.9 V1.9 V
Voltage - Supply, Digital [Min]1.7 V1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

ADC3243 Series

Dual-Channel, 14-Bit, 80-MSPS Analog-to-Digital Converter (ADC)

PartRatio - S/H:ADCInput TypeVoltage - Supply, Analog [Min]Voltage - Supply, Analog [Max]Package / CaseArchitectureSupplier Device PackageMounting TypeReference TypeNumber of BitsFeaturesOperating Temperature [Min]Operating Temperature [Max]Sampling Rate (Per Second)Data InterfaceVoltage - Supply, Digital [Min]Voltage - Supply, Digital [Max]Number of InputsNumber of A/D ConvertersConfigurationSupplied ContentsUtilized IC / PartPower (Typ) @ ConditionsInput Range
Texas Instruments
ADC3243IRGZR
The ADC324x are a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC324x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The ADC324x are a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC324x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
0:1
Differential
1.7 V
1.9 V
48-VFQFN Exposed Pad
Pipelined
48-VQFN (7x7)
Surface Mount
External, Internal
14
Simultaneous Sampling
-40 °C
85 °C
80 M
LVDS - Serial
1.7 V
1.9 V
2
2
ADC
Texas Instruments
ADC3243EVM
ADC3243 - 14 Bit 80M Samples per Second Analog to Digital Converter (ADC) Evaluation Board
14
80 M
LVDS - Serial
2
Board(s)
ADC3243
183 mW
2 Vpp
Texas Instruments
ADC3243IRGZT
The ADC324x are a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC324x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The ADC324x are a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC324x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.
Differential
1.7 V
1.9 V
48-VFQFN Exposed Pad
Pipelined
48-VQFN (7x7)
Surface Mount
14
Simultaneous Sampling
-40 °C
85 °C
80 M
LVDS - Serial
1.7 V
1.9 V
2
2
ADC

Description

General part information

ADC3243 Series

The ADC324x are a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC324x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.

The ADC324x are a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC324x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.