Zenode.ai Logo
SN74LVC16646ADL - https://ti.com/content/dam/ticom/images/products/package/d/dl0056a.png

SN74LVC16646ADL

Active
Texas Instruments

16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

Deep-Dive with AI

Search across all available documentation for this part.

SN74LVC16646ADL - https://ti.com/content/dam/ticom/images/products/package/d/dl0056a.png

SN74LVC16646ADL

Active
Texas Instruments

16-BIT BUS TRANSCEIVER AND REGISTER WITH 3-STATE OUTPUTS

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationSN74LVC16646ADLSN74LVC16646A Series
Current - Output High, Low [custom]24 mA24 mA
Current - Output High, Low [custom]24 mA24 mA
Mounting TypeSurface MountSurface Mount
Number of Bits per Element88
Number of Elements [custom]22
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
Output Type3-State3-State
Package / Case56-BSSOP56-BSSOP, 56-TFSOP
Package / Case-6.1 mm
Package / Case-0.24 "
Package / Case [x]0.295 in0.295 in
Package / Case [x]7.5 mm7.5 mm
Supplier Device Package56-SSOP56-SSOP, 56-TSSOP
Voltage - Supply [Max]3.6 V3.6 V
Voltage - Supply [Min]1.65 V1.65 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

SN74LVC16646A Series

16-Bit Bus Transceiver And Register With 3-State Outputs

PartNumber of Elements [custom]Number of Bits per ElementOperating Temperature [Max]Operating Temperature [Min]Supplier Device PackageCurrent - Output High, Low [custom]Current - Output High, Low [custom]Mounting TypeVoltage - Supply [Max]Voltage - Supply [Min]Package / Case [x]Package / Case [x]Package / CaseOutput TypePackage / CasePackage / Case
Texas Instruments
SN74LVC16646ADLR
This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
2
8
85 °C
-40 °C
56-SSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
0.295 in
7.5 mm
56-BSSOP
3-State
Texas Instruments
SN74LVC16646ADL
This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
2
8
85 °C
-40 °C
56-SSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
0.295 in
7.5 mm
56-BSSOP
3-State
Texas Instruments
SN74LVC16646ADGGR
This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation. The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A. Output-enable (OE\) and direction-control (DIR) inputs control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both. The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The circuitry used for select control eliminates the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. DIR determines which bus receives data when OE\ is low. In the isolation mode (OE\ high), A data can be stored in one register and/or B data can be stored in the other register. This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
2
8
85 °C
-40 °C
56-TSSOP
24 mA
24 mA
Surface Mount
3.6 V
1.65 V
56-TFSOP
3-State
6.1 mm
0.24 "

Description

General part information

SN74LVC16646A Series

This 16-bit bus transceiver and register is designed for 1.65-V to 3.6-V VCCoperation.

The SN74LVC16646A can be used as two 8-bit transceivers or one 16-bit transceiver. The device consists of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers.

Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the SN74LVC16646A.

Documents

Technical documentation and resources

LVC and LV Low-Voltage CMOS Logic Data Book (Rev. B)

User guide

Migration From 3.3-V To 2.5-V Power Supplies For Logic Devices

Application note

Implications of Slow or Floating CMOS Inputs (Rev. E)

Application note

Understanding Advanced Bus-Interface Products Design Guide

Application note

Logic Guide (Rev. AB)

Selection guide

Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (Rev. A)

Application note

Low-Voltage Logic (LVC) Designer's Guide

Design guide

STANDARD LINEAR AND LOGIC FOR DVD/VCD PLAYERS

More literature

SN74LVC16646A datasheet (Rev. B)

Data sheet

Selecting the Right Level Translation Solution (Rev. A)

Application note

LVC Characterization Information

Application note

Use of the CMOS Unbuffered Inverter in Oscillator Circuits

Application note

How to Select Little Logic (Rev. A)

Application note

Design Summary for WCSP Little Logic (Rev. B)

Product overview

Semiconductor Packing Material Electrostatic Discharge (ESD) Protection

Application note

Little Logic Guide 2018 (Rev. G)

Selection guide

LOGIC Pocket Data Book (Rev. B)

User guide

Input and Output Characteristics of Digital Integrated Circuits

Application note

Power-Up 3-State (PU3S) Circuits in TI Standard Logic Devices

Application note

16-Bit Widebus Logic Families in 56-Ball, 0.65-mm Pitch Very Thin Fine-Pitch BGA (Rev. B)

Application note

Standard Linear & Logic for PCs, Servers & Motherboards

More literature

Texas Instruments Little Logic Application Report

Application note

Understanding and Interpreting Standard-Logic Data Sheets (Rev. C)

Application note

CMOS Power Consumption and CPD Calculation (Rev. B)

Application note

Live Insertion

Application note

TI IBIS File Creation, Validation, and Distribution Processes

Application note

Signal Switch Data Book (Rev. A)

User guide