Zenode.ai Logo
SN74LS161ANSR - 16 SO

SN74LS161ANSR

Active
Texas Instruments

SYNCHRONOUS 4-BIT BINARY COUNTERS 16-SOP 0 TO 70

Deep-Dive with AI

Search across all available documentation for this part.

SN74LS161ANSR - 16 SO

SN74LS161ANSR

Active
Texas Instruments

SYNCHRONOUS 4-BIT BINARY COUNTERS 16-SOP 0 TO 70

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationSN74LS161ANSR74LS161 Series
Count Rate25 MHz25 MHz
DirectionUpUp
Logic TypeBinary CounterBinary Counter
Mounting TypeSurface MountThrough Hole, Surface Mount
Number of Bits per Element44
Number of Elements [custom]11
Operating Temperature [Max]70 ░C70 ░C
Operating Temperature [Min]0 °C0 °C
Package / Case16-SOIC (0.209", 5.30mm Width)16-DIP, 16-SOIC, 16-SOIC (0.209", 5.30mm Width)
Package / Case-0.154 - 7.62 in
ResetAsynchronousAsynchronous
Supplier Device Package16-SO16-PDIP, 16-SOIC, 16-SO
TimingSynchronousSynchronous
Trigger TypePositive EdgePositive Edge
Voltage - Supply [Max]5.25 V5.25 V
Voltage - Supply [Min]4.75 V4.75 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
Chip1StopN/A 1$ 0.69
10$ 0.48
50$ 0.44
100$ 0.38
DigiKeyN/A 1$ 0.85
10$ 0.61
25$ 0.55
100$ 0.48
250$ 0.45
500$ 0.43
734$ 0.41
1000$ 0.42
2000$ 0.40
4000$ 0.39
6000$ 0.39
10000$ 0.38
14000$ 0.38
20000$ 0.37
DigikeyCut Tape (CT) 1$ 0.94
10$ 0.84
25$ 0.80
100$ 0.66
250$ 0.61
500$ 0.54
1000$ 0.43
Digi-Reel® 1$ 0.94
10$ 0.84
25$ 0.80
100$ 0.66
250$ 0.61
500$ 0.54
1000$ 0.43
Tape & Reel (TR) 2000$ 0.45
4000$ 0.42
6000$ 0.40
10000$ 0.39
14000$ 0.38
20000$ 0.37
LCSCN/A 1$ 0.15
10$ 0.14
30$ 0.13
100$ 0.12
500$ 0.12
1000$ 0.12
Mouser ElectronicsN/A 1$ 0.86
10$ 0.55
100$ 0.46
500$ 0.43
1000$ 0.42
2000$ 0.40
4000$ 0.38
10000$ 0.36
Quest ComponentsN/A 1$ 1.45
277$ 0.58
1380$ 0.51
Rochester ElectronicsN/A 1$ 0.39
25$ 0.39
100$ 0.37
500$ 0.35
1000$ 0.33
Texas InstrumentsLARGE T&R 1$ 0.77
100$ 0.59
250$ 0.43
1000$ 0.31
VericalN/A 848$ 0.44
848$ 0.44
1000$ 0.42
1000$ 0.42

74LS161 Series

Synchronous 4-Bit Binary Counters

PartNumber of Bits per ElementNumber of Elements [custom]Supplier Device PackageResetTimingTrigger TypeOperating Temperature [Max]Operating Temperature [Min]Package / CasePackage / CaseLogic TypeCount RateVoltage - Supply [Min]Voltage - Supply [Max]Mounting TypeDirection
Texas Instruments
SN74LS161ANG4
4
1
16-PDIP
Asynchronous
Synchronous
Positive Edge
70 ░C
0 °C
0.3 in, 7.62 mm
16-DIP
Binary Counter
25 MHz
4.75 V
5.25 V
Through Hole
Up
Texas Instruments
SN74LS161ADR
4
1
16-SOIC
Asynchronous
Synchronous
Positive Edge
70 ░C
0 °C
0.154 in, 3.9 mm Width
16-SOIC
Binary Counter
25 MHz
4.75 V
5.25 V
Surface Mount
Up
Texas Instruments
SN74LS161AD
4
1
16-SOIC
Asynchronous
Synchronous
Positive Edge
70 ░C
0 °C
0.154 in, 3.9 mm Width
16-SOIC
Binary Counter
25 MHz
4.75 V
5.25 V
Surface Mount
Up
Texas Instruments
SN74LS161ANSR
4
1
16-SO
Asynchronous
Synchronous
Positive Edge
70 ░C
0 °C
16-SOIC (0.209", 5.30mm Width)
Binary Counter
25 MHz
4.75 V
5.25 V
Surface Mount
Up
Texas Instruments
SN74LS161AN
4
1
16-PDIP
Asynchronous
Synchronous
Positive Edge
70 ░C
0 °C
0.3 in, 7.62 mm
16-DIP
Binary Counter
25 MHz
4.75 V
5.25 V
Through Hole
Up
Texas Instruments
SN74LS161ADRG4
4
1
16-SOIC
Asynchronous
Synchronous
Positive Edge
70 ░C
0 °C
0.154 in, 3.9 mm Width
16-SOIC
Binary Counter
25 MHz
4.75 V
5.25 V
Surface Mount
Up

Description

General part information

74LS161 Series

These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The '160, '162, 'LS160A, 'LS162A, and 'S162 are decade counters and the '161, '163, 'LS161A, 'LS163A, and 'S163 are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with asynchronous (ripple clock) counters, however counting spikes may occur on the (RCO) ripple carry output. A buffered clock input triggers the four flip-flops on the rising edge of the clock input waveform.

These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs. Low-to-high transitions at the load input of the '160 thru '163 should be avoided when the clock is low if the enable inputs are high at or before the transition. This restriction is not applicable to the 'LS160A thru 'LS163A or 'S162 or 'S163. The clear function for the '160, '161, 'LS160A, and 'LS161A is asynchronous and a low level at the clear input sets all four of the flip-flop outputs low regardless of the levels of clock, load, or enable inputs. The clear function for the '162, '163, 'LS162A, 'LS163A, 'S162, and 'S163 is synchronous and a low level at the clear input sets all four of the flip-flop outputs low after the next clock pulse, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily as decoding the maximum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to 0000 (LLLL). Low-to-high transitions at the clear input of the '162 and '163 should be avoided when the clock is low if the enable and load inputs are high at or before the transition.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a ripple carry output. Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high-level output pulse with a duration approximately equal to the high-level portion of the QAoutput. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages. High-to-low level transitions at the enable P or T inputs of the '160 thru '163 should occur only when the clock input is high. Transitions at the enable P or T inputs of the 'LS160A thru 'LS163A or 'S162 and 'S163 are allowed regardless of the level of the clock input.

Documents

Technical documentation and resources