Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | CD74HC297EG4 | 74HC297 Series |
---|---|---|
Differential - Input:Output [custom] | False | False |
Differential - Input:Output [custom] | False | False |
Divider/Multiplier [custom] | False | False |
Divider/Multiplier [custom] | False | False |
Frequency - Max [Max] | 55 MHz | 55 MHz |
Input | Clock | Clock |
Mounting Type | Through Hole | Through Hole |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 125 °C | 125 °C |
Operating Temperature [Min] | -55 °C | -55 °C |
Output | Clock | Clock |
Package / Case | 0.3 in, 7.62 mm | 0.3 - 7.62 in |
Package / Case | 16-DIP | 16-DIP |
PLL | True | True |
Ratio - Input:Output [custom] | 1:1 | 1:1 |
Supplier Device Package | 16-PDIP | 16-PDIP |
Type | Phase Lock Loop (PLL) | Phase Lock Loop (PLL) |
Voltage - Supply [Max] | 6 V | 6 V |
Voltage - Supply [Min] | 2 V | 2 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
74HC297 Series
High Speed CMOS Logic Digital Phase-Locked-Loop
Part | Number of Circuits | Package / Case | Package / Case | Mounting Type | Type | Output | Ratio - Input:Output [custom] | Input | Differential - Input:Output [custom] | Differential - Input:Output [custom] | Frequency - Max [Max] | Divider/Multiplier [custom] | Divider/Multiplier [custom] | PLL | Supplier Device Package | Operating Temperature [Min] | Operating Temperature [Max] | Voltage - Supply [Min] | Voltage - Supply [Max] |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments CD74HC297EThe ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).
These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.
Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.
Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops.
The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop.
The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCCand temperature variations but depends solely on accuracies of the K-clock and loop propagation delays.
The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).
These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.
Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.
Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops.
The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop.
The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCCand temperature variations but depends solely on accuracies of the K-clock and loop propagation delays. | 1 | 0.3 in, 7.62 mm | 16-DIP | Through Hole | Phase Lock Loop (PLL) | Clock | 1:1 | Clock | 55 MHz | 16-PDIP | -55 °C | 125 °C | 2 V | 6 V | |||||
1 | 0.3 in, 7.62 mm | 16-DIP | Through Hole | Phase Lock Loop (PLL) | Clock | 1:1 | Clock | 55 MHz | 16-PDIP | -55 °C | 125 °C | 2 V | 6 V |
Description
General part information
74HC297 Series
The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).
These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.
Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.