Zenode.ai Logo
CD74HC297EG4 - 16-DIP SOT38-1

CD74HC297EG4

Active
Texas Instruments

IC PHASE LOCK LOOP 16DIP

Deep-Dive with AI

Search across all available documentation for this part.

Documents
CD74HC297EG4 - 16-DIP SOT38-1

CD74HC297EG4

Active
Texas Instruments

IC PHASE LOCK LOOP 16DIP

Deep-Dive with AI

Documents

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationCD74HC297EG474HC297 Series
Differential - Input:Output [custom]FalseFalse
Differential - Input:Output [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Divider/Multiplier [custom]FalseFalse
Frequency - Max [Max]55 MHz55 MHz
InputClockClock
Mounting TypeThrough HoleThrough Hole
Number of Circuits11
Operating Temperature [Max]125 °C125 °C
Operating Temperature [Min]-55 °C-55 °C
OutputClockClock
Package / Case0.3 in, 7.62 mm0.3 - 7.62 in
Package / Case16-DIP16-DIP
PLLTrueTrue
Ratio - Input:Output [custom]1:11:1
Supplier Device Package16-PDIP16-PDIP
TypePhase Lock Loop (PLL)Phase Lock Loop (PLL)
Voltage - Supply [Max]6 V6 V
Voltage - Supply [Min]2 V2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

74HC297 Series

High Speed CMOS Logic Digital Phase-Locked-Loop

PartNumber of CircuitsPackage / CasePackage / CaseMounting TypeTypeOutputRatio - Input:Output [custom]InputDifferential - Input:Output [custom]Differential - Input:Output [custom]Frequency - Max [Max]Divider/Multiplier [custom]Divider/Multiplier [custom]PLLSupplier Device PackageOperating Temperature [Min]Operating Temperature [Max]Voltage - Supply [Min]Voltage - Supply [Max]
Texas Instruments
CD74HC297E
The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL). These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops. Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range. Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops. The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop. The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCCand temperature variations but depends solely on accuracies of the K-clock and loop propagation delays. The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL). These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops. Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range. Proper partitioning of the loop function, with many of the building blocks external to the package, makes it easy for the designer to incorporate ripple cancellation (see Figure 2) or to cascade to higher order phase-locked-loops. The length of the up/down K-counter is digitally programmable according to the K-counter function table. With A, B, C and D all LOW, the K-counter is disabled. With A HIGH and B, C and D LOW, the K-counter is only three stages long, which widens the bandwidth or capture range and shortens the lock time of the loop. When A, B, C and D are all programmed HIGH, the K-counter becomes seventeen stages long, which narrows the bandwidth or capture range and lengthens the lock time. Real-time control of loop bandwidth by manipulating the A to D inputs can maximize the overall performance of the digital phase-locked-loop. The ’HC297 and CD74HCT297 can perform the classic first order phase-locked-loop function without using analog components. The accuracy of the digital phase-locked-loop (DPLL) is not affected by VCCand temperature variations but depends solely on accuracies of the K-clock and loop propagation delays.
1
0.3 in, 7.62 mm
16-DIP
Through Hole
Phase Lock Loop (PLL)
Clock
1:1
Clock
55 MHz
16-PDIP
-55 °C
125 °C
2 V
6 V
Texas Instruments
CD74HC297EG4
Phase Lock Loop (PLL) IC 55MHz 1 16-DIP (0.300", 7.62mm)
1
0.3 in, 7.62 mm
16-DIP
Through Hole
Phase Lock Loop (PLL)
Clock
1:1
Clock
55 MHz
16-PDIP
-55 °C
125 °C
2 V
6 V

Description

General part information

74HC297 Series

The ’HC297 and CD74HCT297 are high-speed silicon gate CMOS devices that are pin-compatible with low power Schottky TTL (LSTTL).

These devices are designed to provide a simple, cost-effective solution to high-accuracy, digital, phase-locked-loop applications. They contain all the necessary circuits, with the exception of the divide-by-N counter, to build first-order phase-locked-loops.

Both EXCLUSIVE-OR (XORPD) and edge-controlled phase detectors (ECPD) are provided for maximum flexibility. The input signals for the EXCLUSIVE-OR phase detector must have a 50% duty factor to obtain the maximum lock-range.

Documents

Technical documentation and resources