Zenode.ai Logo
ZL30612LDG6 - Microchip Technology-ZL30612LDG6 Clock Generators and Synthesizers Clock Generator 0.0000005MHz to 900MHz-IN 900MHz-OUT 100-Pin QFN Tray

ZL30612LDG6

Active
Microchip Technology

CLOCK GENERATOR 0.0000005MHZ TO 900MHZ-IN 900MHZ-OUT 100-PIN QFN TRAY

Deep-Dive with AI

Search across all available documentation for this part.

ZL30612LDG6 - Microchip Technology-ZL30612LDG6 Clock Generators and Synthesizers Clock Generator 0.0000005MHz to 900MHz-IN 900MHz-OUT 100-Pin QFN Tray

ZL30612LDG6

Active
Microchip Technology

CLOCK GENERATOR 0.0000005MHZ TO 900MHZ-IN 900MHZ-OUT 100-PIN QFN TRAY

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationZL30612LDG6ZL30612 Series
--
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
InputHCSL, LVDS, LVCMOS, LVPECLHCSL, LVDS, LVCMOS, LVPECL
Mounting TypeSurface MountSurface Mount
Number of Circuits11
OutputCMOSCMOS
Package / Case100-VQFN Dual Rows, Exposed Pad100-VQFN Dual Rows, Exposed Pad
PLLTrueTrue
Ratio - Input:Output6:106:10

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

ZL30612 Series

2-Ch SyncE Line Card Synchronizer

PartRatio - Input:OutputNumber of CircuitsOutputPLLDifferential - Input:Output [custom]Differential - Input:Output [custom]Package / CaseInputMounting Type
Microchip Technology
ZL30612LDG6
Microchip Technology
ZL30612LDG6
6:10
1
CMOS
100-VQFN Dual Rows, Exposed Pad
HCSL, LVCMOS, LVDS, LVPECL
Surface Mount

Description

General part information

ZL30612 Series

[ZL30642B](https://www.microchip.com/en-us/product/ZL30642B) is recommended as the replacement for new designs.

The ZL30612 offers two DPLL channels of Synchronous Ethernet (SyncE) clock translation. Fourth generation timing technology provides one third the jitter of the previous generation devices with a 40% smaller footprint. Excellent jitter performance makes this device ideally suited for SyncE/Sonet/SDH timing and line card applications needing to support 10G/40G and 100G PHYs. Features supported include hitless reference switching between active and redundant timing cards, frequency translation from backplane clock to frequencies required by PHY devices, jitter filtering, and holdover in case both active and redundant timing cards fail.

Log in to our [MyMicrochip](https://login.microchip.com/ssologin/Account/Login?ReturnUrl=%2Fssologin%2Fconnect%2Fauthorize%2Fcallback%3Fclient_id%3DAuthenticatedUserapi%26redirect_uri%3Dhttps%253A%252F%252Fwww.microchip.com%252Fmymicrochip%252F%2523%252Fcallback%26response_type%3Dcode%26scope%3Dopenid%2520profile%2520AuthenticatedUserapi%26state%3Dd0743a67132a4f7cabf87766498ef7a5%26code_challenge%3D7VwT2FZLyz0rJZj7k5oY1o1voVEo9eQaaVmfjNzodVQ%26code_challenge_method%3DS256%26response_mode%3Dquery) account (with SDE enabled) and request for data sheet and the following application notes.

Documents

Technical documentation and resources

No documents available