Zenode.ai Logo

74ALVCH162260 Series

12-Bit To 24-Bit Multiplexed D-Type Latch With 3-State Outputs

Manufacturer: Texas Instruments

Catalog(4 parts)

PartOperating TemperatureOperating TemperatureCircuitDelay Time - PropagationOutput TypeMounting TypeLogic TypeVoltage - SupplyVoltage - SupplySupplier Device PackageIndependent CircuitsCurrent - Output High, LowCurrent - Output High, LowPackage / CasePackage / CasePackage / CasePackage / CasePackage / CaseCurrent - Output High, Low
Texas Instruments
SN74ALVCH162260GR
D-Type, Addressable 1 Channel 12:24 IC Tri-State 56-TSSOP
-40 °C
85 °C
12:24
9.999999717180683e-10 s
Tri-State
Surface Mount
D-Type, Addressable
3.5999999046325684 V
1.649999976158142 V
56-TSSOP
1 ul
0.012000000104308128 A
0.012000000104308128 A
56-TFSOP
0.006099999882280827 m
0.006095999851822853 m
Texas Instruments
74ALVCH162260DLRG4
D-Type Transparent Latch 1 Channel 12:24 IC Tri-State 56-SSOP
-40 °C
85 °C
12:24
9.999999717180683e-10 s
Tri-State
Surface Mount
D-Type Transparent Latch
3.5999999046325684 V
1.649999976158142 V
56-SSOP
1 ul
56-BSSOP
0.007493000011891127 m
0.007499999832361937 m
0.012000000104308128 A, 0.024000000208616257 A
Texas Instruments
SN74ALVCH162260DL
D-Type, Addressable 1 Channel 12:24 IC Tri-State 56-SSOP
-40 °C
85 °C
12:24
9.999999717180683e-10 s
Tri-State
Surface Mount
D-Type, Addressable
3.5999999046325684 V
1.649999976158142 V
56-SSOP
1 ul
0.012000000104308128 A
0.012000000104308128 A
56-BSSOP
0.007493000011891127 m
0.007499999832361937 m
Texas Instruments
SN74ALVCH162260DLR
D-Type, Addressable 1 Channel 12:24 IC Tri-State 56-SSOP
-40 °C
85 °C
12:24
9.999999717180683e-10 s
Tri-State
Surface Mount
D-Type, Addressable
3.5999999046325684 V
1.649999976158142 V
56-SSOP
1 ul
0.012000000104308128 A
0.012000000104308128 A
56-BSSOP
0.007493000011891127 m
0.007499999832361937 m

Key Features

Member of the Texas Instruments Widebus™ FamilyEPIC™ (Enhanced-Performance Implanted CMOS) Submicron ProcessB-Port Outputs Have Equivalent 26-Series Resistors, So No External Resistors Are RequiredESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)Latch-Up Performance Exceeds 250 mA Per JESD 17Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsPackage Options Include Thin-Shrink Small-Outline (DGG) and Plastic Shrink Small-Outline (DL) PackagesNOTE: For tape and reel order entry: The DGGR package is abbreviated to GR.EPIC and Widebus are trademarks of Texas Instruments Incorporated.Member of the Texas Instruments Widebus™ FamilyEPIC™ (Enhanced-Performance Implanted CMOS) Submicron ProcessB-Port Outputs Have Equivalent 26-Series Resistors, So No External Resistors Are RequiredESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)Latch-Up Performance Exceeds 250 mA Per JESD 17Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown ResistorsPackage Options Include Thin-Shrink Small-Outline (DGG) and Plastic Shrink Small-Outline (DL) PackagesNOTE: For tape and reel order entry: The DGGR package is abbreviated to GR.EPIC and Widebus are trademarks of Texas Instruments Incorporated.

Description

AI
This 12-bit to 24-bit multiplexed D-type latch is designed for 1.65-V to 3.6-VCCoperation. The SN74ALVCH162260 is used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. Typical applications include multiplexing and/or demultiplexing address and data information in microprocessor or bus-interface applications. This device also is useful in memory-interleaving applications. Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and/or data transfer. The output-enable (OE1B\, OE2B\, and OEA\) inputs control the bus transceiver functions. The OE1B\ and OE2B\ control signals also allow bank control in the A-to-B direction. Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched until the latch-enable input is returned high. The B outputs, which are designed to sink up to 12 mA, include equivalent 26-resistors to reduce overshoot and undershoot. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVCH162260 is characterized for operation from –40°C to 85°C. This 12-bit to 24-bit multiplexed D-type latch is designed for 1.65-V to 3.6-VCCoperation. The SN74ALVCH162260 is used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. Typical applications include multiplexing and/or demultiplexing address and data information in microprocessor or bus-interface applications. This device also is useful in memory-interleaving applications. Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and/or data transfer. The output-enable (OE1B\, OE2B\, and OEA\) inputs control the bus transceiver functions. The OE1B\ and OE2B\ control signals also allow bank control in the A-to-B direction. Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched until the latch-enable input is returned high. The B outputs, which are designed to sink up to 12 mA, include equivalent 26-resistors to reduce overshoot and undershoot. To ensure the high-impedance state during power up or power down, OE\ should be tied to VCCthrough a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVCH162260 is characterized for operation from –40°C to 85°C.