74ALS569 Series
Synchronous 4-Bit Up/Down Binary Counters With 3-State Outputs
Manufacturer: Texas Instruments
Catalog(3 parts)
Part | Logic Type | Number of Bits per Element▲▼ | Voltage - Supply▲▼ | Voltage - Supply▲▼ | Reset | Package / Case▲▼ | Package / Case | Mounting Type | Number of Elements▲▼ | Timing | Supplier Device Package | Direction | Count Rate▲▼ | Operating Temperature▲▼ | Operating Temperature▲▼ | Trigger Type | Package / Case▲▼ | Package / Case▲▼ |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Binary Counter | 4 ul | 5.5 V | 4.5 V | Asynchronous/Synchronous | 0.007493000011891127 m, 0.007499999832361937 m | 20-SOIC | Surface Mount | 1 ul | Synchronous | 20-SOIC | Down, Up | 30000000 Hz | 70 °C | 0 °C | Positive Edge | |||
Binary Counter | 4 ul | 5.5 V | 4.5 V | Asynchronous/Synchronous | 0.007493000011891127 m, 0.007499999832361937 m | 20-SOIC | Surface Mount | 1 ul | Synchronous | 20-SOIC | Down, Up | 30000000 Hz | 70 °C | 0 °C | Positive Edge | |||
Binary Counter | 4 ul | 5.5 V | 4.5 V | Asynchronous/Synchronous | 20-DIP | Through Hole | 1 ul | Synchronous | 20-PDIP | Down, Up | 30000000 Hz | 70 °C | 0 °C | Positive Edge | 0.007619999814778566 m | 0.007619999814778566 m |
Key Features
• 3-State Q Outputs Drive Bus Lines DirectlyCounter Operation Independent of 3-State OutputFully Synchronous Clear, Count, and LoadAsynchronous Clear Is Also ProvidedFully CascadablePackage Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs3-State Q Outputs Drive Bus Lines DirectlyCounter Operation Independent of 3-State OutputFully Synchronous Clear, Count, and LoadAsynchronous Clear Is Also ProvidedFully CascadablePackage Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs
Description
AI
The SN74ALS568A decade counter and ´ALS569A binary counters are programmable, count up or down, and offer both synchronous and asynchronous clearing. All synchronous functions are executed on the positive-going edge of the clock (CLK) input.
The clear function is initiated by applying a low level to either asynchronous clear (ACLR\) or synchronous clear (SCLR\). Asynchronous (direct) clearing overrides all other functions of the device, while synchronous clearing overrides only the other synchronous functions. Data is loaded from the A, B, C, and D inputs by holding load () low during a positive-going clock transition. The counting function is enabled only when enable P (ENP\) and enable T (ENT\) are low and ACLR\, SCLR\, andare high. The up/down (U/D\) input controls the direction of the count. These counters count up when U/D\ is high and count down when U/D\ is low.
A high level at the output-enable () input forces the Q outputs into the high-impedance state, and a low level enables those outputs. Counting is independent of. ENT\ is fed forward to enable the ripple-carry output (RCO\) to produce a low-level pulse while the count is zero (all Q outputs low) when counting down or maximum (9 or 15) when counting up. The clocked carry output (CCO\) produces a low-level pulse for a duration equal to that of the low level of the clock whenis low and the counter is enabled (both ENP\ and ENT\ are low); otherwise, CCO\ is high. CCO\ does not have the glitches commonly associated with a ripple-carry output. Cascading is normally accomplished by connectingor CCO\ of the first counter to ENT\ of the next counter. However, for very high-speed counting,should be used for cascading since CCO\ does not become active until the clock returns to the low level.
The SN54ALS569A is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS568A and SN74ALS569A are characterized for operation from 0°C to 70°C.
The SN74ALS568A decade counter and ´ALS569A binary counters are programmable, count up or down, and offer both synchronous and asynchronous clearing. All synchronous functions are executed on the positive-going edge of the clock (CLK) input.
The clear function is initiated by applying a low level to either asynchronous clear (ACLR\) or synchronous clear (SCLR\). Asynchronous (direct) clearing overrides all other functions of the device, while synchronous clearing overrides only the other synchronous functions. Data is loaded from the A, B, C, and D inputs by holding load () low during a positive-going clock transition. The counting function is enabled only when enable P (ENP\) and enable T (ENT\) are low and ACLR\, SCLR\, andare high. The up/down (U/D\) input controls the direction of the count. These counters count up when U/D\ is high and count down when U/D\ is low.
A high level at the output-enable () input forces the Q outputs into the high-impedance state, and a low level enables those outputs. Counting is independent of. ENT\ is fed forward to enable the ripple-carry output (RCO\) to produce a low-level pulse while the count is zero (all Q outputs low) when counting down or maximum (9 or 15) when counting up. The clocked carry output (CCO\) produces a low-level pulse for a duration equal to that of the low level of the clock whenis low and the counter is enabled (both ENP\ and ENT\ are low); otherwise, CCO\ is high. CCO\ does not have the glitches commonly associated with a ripple-carry output. Cascading is normally accomplished by connectingor CCO\ of the first counter to ENT\ of the next counter. However, for very high-speed counting,should be used for cascading since CCO\ does not become active until the clock returns to the low level.
The SN54ALS569A is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS568A and SN74ALS569A are characterized for operation from 0°C to 70°C.