Zenode.ai Logo
ZL30111QDG1 - 64 TQFP

ZL30111QDG1

Active
Microchip Technology

CLOCK GENERATOR 0.008MHZ TO 19.44MHZ-IN 8.192MHZ-OUT 64-PIN TQFP TRAY

Deep-Dive with AI

Search across all available documentation for this part.

ZL30111QDG1 - 64 TQFP

ZL30111QDG1

Active
Microchip Technology

CLOCK GENERATOR 0.008MHZ TO 19.44MHZ-IN 8.192MHZ-OUT 64-PIN TQFP TRAY

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationZL30111QDG1ZL30111 Series
--
Differential - Input:OutputFalseFalse
Frequency - Max [Max]8.192 MHz8.192 MHz
InputClockClock
Main PurposePOTS Line CardPOTS Line Card
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
OutputClockClock
Package / Case64-TQFP64-TQFP
PLLTrueTrue
Ratio - Input:Output1:51:5
Supplier Device Package64-TQFP (10x10)64-TQFP (10x10)
Voltage - Supply [Max]3.5 V3.5 V
Voltage - Supply [Min]3.1 V3.1 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 160$ 11.03
Microchip DirectTRAY 1$ 13.70
25$ 11.41
100$ 10.38
1000$ 9.58
5000$ 9.10

ZL30111 Series

POTS line card PLL

PartFrequency - Max [Max]Mounting TypeInputOutputSupplier Device PackageMain PurposePackage / CaseOperating Temperature [Max]Operating Temperature [Min]Ratio - Input:OutputDifferential - Input:OutputVoltage - Supply [Min]Voltage - Supply [Max]Number of CircuitsPLL
Microchip Technology
ZL30111QDG1
8.192 MHz
Surface Mount
Clock
Clock
64-TQFP (10x10)
POTS Line Card
64-TQFP
85 °C
-40 °C
1:5
3.1 V
3.5 V
1
Microchip Technology
ZL30111QDG1

Description

General part information

ZL30111 Series

The ZL30111 POTS line card PLL contains a digital phase-locked loop (DPLL), which provides timing and synchronization for SLIC/CODEC devices.

The ZL30111 generates TDM clock and framing signals that are phase locked to the input reference. It helps ensure system reliability by monitoring its reference for stability and by maintaining stable output clocks during short periods when the reference is unavailable.

Documents

Technical documentation and resources