
MC100EPT21DTG
ActiveDIFFERENTIAL LVPECL/LVDS/CML TO LVTTL/LVCMOS TRANSLATOR
Deep-Dive with AI
Search across all available documentation for this part.

MC100EPT21DTG
ActiveDIFFERENTIAL LVPECL/LVDS/CML TO LVTTL/LVCMOS TRANSLATOR
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | MC100EPT21DTG | MC100EPT21 Series |
---|---|---|
Channel Type | Unidirectional | Unidirectional |
Channels per Circuit | 1 | 1 |
Input Signal | LVPECL, CML, LVDS | LVPECL, CML, LVDS |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Output Signal | LVCMOS, LVTTL | LVCMOS, LVTTL |
Output Type | Non-Inverted | Non-Inverted |
Package / Case | 8-MSOP, 8-TSSOP | 8-MSOP, 8-TSSOP, 8-VFDFN Exposed Pad |
Package / Case | 3 mm | 3 mm |
Package / Case [custom] | 0.118 in | 0.118 in |
Supplier Device Package | 8-TSSOP | 8-TSSOP, 8-DFN (2x2) |
Translator Type | Mixed Signal | Mixed Signal |
MC100EPT21 Series
Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator
Part | Operating Temperature [Max] | Operating Temperature [Min] | Input Signal | Channel Type | Mounting Type | Package / Case | Package / Case [custom] | Package / Case | Channels per Circuit | Supplier Device Package | Output Signal | Number of Circuits | Translator Type | Output Type |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
ON Semiconductor MC100EPT21DTR2G | 85 °C | -40 °C | CML, LVDS, LVPECL | Unidirectional | Surface Mount | 8-MSOP, 8-TSSOP | 0.118 in | 3 mm | 1 | 8-TSSOP | LVCMOS, LVTTL | 1 | Mixed Signal | Non-Inverted |
ON Semiconductor MC100EPT21MNR4G | 85 °C | -40 °C | CML, LVDS, LVPECL | Unidirectional | Surface Mount | 8-VFDFN Exposed Pad | 1 | 8-DFN (2x2) | LVCMOS, LVTTL | 1 | Mixed Signal | Non-Inverted | ||
ON Semiconductor MC100EPT21DTG | 85 °C | -40 °C | CML, LVDS, LVPECL | Unidirectional | Surface Mount | 8-MSOP, 8-TSSOP | 0.118 in | 3 mm | 1 | 8-TSSOP | LVCMOS, LVTTL | 1 | Mixed Signal | Non-Inverted |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Description
General part information
MC100EPT21 Series
The MC100EPT21 is a Differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator. Because LVPECL/LVDS/CML input levels and LVTTL/LVCMOS output levels are used only +3.3V and ground are required. The small outline 8-lead SOIC package makes the EPT21 ideal for applications which require the translation of a clock or data signal.The VBBoutput allows the EPT21 to be cap coupled in either single-ended or differential input mode. When single-ended cap coupled, VBBoutput tied to the D0 input for a non-inverting buffer or the D0 input for an inverting buffer. When cap coupled differentially, VBBoutput is connected through a resistor to each input pin. If used, the VBBpin should be bypassed to VCCvia a 0.01 F capacitor. For additional information see AND8020. For a single-ended direct connection use an external voltage reference source such as a resistor divider. Do not use VBBfor a single-ended direct connection.
Documents
Technical documentation and resources