
2308-3DCGI
Active3.3V ZERO DELAY CLOCK MULTIPLIER
Deep-Dive with AI
Search across all available documentation for this part.

2308-3DCGI
Active3.3V ZERO DELAY CLOCK MULTIPLIER
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | 2308-3DCGI | 2308-3D Series |
---|---|---|
- | - | |
Differential - Input:Output | False | False |
Divider/Multiplier | No | No |
Divider/Multiplier | Yes | Yes |
Frequency - Max [Max] | 133.3 MHz | 133.3 MHz |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 85 °C | 85 °C |
Operating Temperature [Min] | -40 °C | -40 °C |
Output | LVTTL | LVTTL |
Package / Case | 16-SOIC | 16-SOIC |
Package / Case [x] | 0.154 in | 0.154 in |
Package / Case [y] | 3.9 mm | 3.9 mm |
PLL | Yes with Bypass | Yes with Bypass |
Ratio - Input:Output | 1:8 | 1:8 |
Supplier Device Package | 16-SOIC | 16-SOIC |
Type | Multiplier, Zero Delay Buffer | Multiplier, Zero Delay Buffer |
Voltage - Supply [Max] | 3.6 V | 3.6 V |
Voltage - Supply [Min] | 3 V | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Digikey | Bulk | 1000 | $ 0.54 |
2308-3D Series
3.3V Zero Delay Clock Multiplier
Part | Voltage - Supply [Max] | Voltage - Supply [Min] | Operating Temperature [Max] | Operating Temperature [Min] | Ratio - Input:Output | Number of Circuits | Differential - Input:Output | Package / Case | Package / Case [x] | Package / Case [y] | PLL | Divider/Multiplier | Divider/Multiplier | Type | Supplier Device Package | Frequency - Max [Max] | Output | Mounting Type |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Renesas Electronics Corporation 2308-3DCGI | ||||||||||||||||||
Renesas Electronics Corporation 2308-3DCGI | 3.6 V | 3 V | 85 °C | -40 °C | 1:8 | 1 | 16-SOIC | 0.154 in | 3.9 mm | Yes with Bypass | No | Yes | Multiplier, Zero Delay Buffer | 16-SOIC | 133.3 MHz | LVTTL | Surface Mount |
Description
General part information
2308-3D Series
The 2308 is a high-speed phase-lock loop (PLL) clock multiplier. It is designed to address high-speed clock distribution and multiplication applications. The zero delay is achieved by aligning the phase between the incoming clock and the output clock, operable within the range of 10 to 133MHz. The 2308 has two banks of four outputs each that are controlled via two select addresses. By proper selection of input addresses, both banks can be put in tri-state mode. In test mode, the PLL is turned off, and the input clock directly drives the outputs for system testing purposes. In the absence of an input clock, the 2308 enters power down, and the outputs are tri-stated. In this mode, the device will draw less than 25uA. The 2308 is available in six unique configurations for both prescaling and multiplication of the Input REF Clock. (See available options table.) The PLL is closed externally to provide more flexibility by allowing the user to control the delay between the input clock and the outputs. The 2308 is characterized for both Industrial and Commercial operation.
Documents
Technical documentation and resources