Zenode.ai Logo
SY100S834LZG-TR - 16-SOIC

SY100S834LZG-TR

Active
Microchip Technology

IC CLOCK GENERATOR 16SOIC

Deep-Dive with AI

Search across all available documentation for this part.

SY100S834LZG-TR - 16-SOIC

SY100S834LZG-TR

Active
Microchip Technology

IC CLOCK GENERATOR 16SOIC

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationSY100S834LZG-TRSY100S834 Series
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
Divider/MultiplierYes/NoYes/No
InputPECL, ECLPECL, ECL
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 - 0 °C
OutputClockClock
Package / Case16-SOIC16-SOIC
Package / Case [x]0.154 in0.154 in
Package / Case [y]3.9 mm3.9 mm
PLLFalseFalse
Ratio - Input:Output [custom]1:31:3
Supplier Device Package16-SOIC16-SOIC
TypeClock GeneratorClock Generator
Voltage - Supply [Max]3.8 V3.8 - 5.5 V
Voltage - Supply [Min]3 V3 - 4.2 V

SY100S834 Series

IC CLOCK GENERATOR 16SOIC

PartOperating Temperature [Max]Operating Temperature [Min]Number of CircuitsDifferential - Input:Output [custom]Differential - Input:Output [custom]Mounting TypeTypePLLInputRatio - Input:Output [custom]OutputDivider/MultiplierSupplier Device PackagePackage / CasePackage / Case [x]Package / Case [y]Voltage - Supply [Max]Voltage - Supply [Min]
Microchip Technology
SY100S834LZG-TR
85 °C
-40 °C
1
Surface Mount
Clock Generator
ECL, PECL
1:3
Clock
Yes/No
16-SOIC
16-SOIC
0.154 in
3.9 mm
3.8 V
3 V
Microchip Technology
SY100S834LZI
85 °C
-40 °C
1
Surface Mount
Clock Generator
ECL, PECL
1:3
Clock
Yes/No
16-SOIC
16-SOIC
0.154 in
3.9 mm
3.8 V
3 V
Microchip Technology
SY100S834ZH
85 °C
0 °C
1
Surface Mount
Clock Generator
ECL, PECL
1:3
Clock
Yes/No
16-SOIC
16-SOIC
0.154 in
3.9 mm
5.5 V
4.2 V
Microchip Technology
SY100S834ZI
85 °C
-40 °C
1
Surface Mount
Clock Generator
ECL, PECL
1:3
Clock
Yes/No
16-SOIC
16-SOIC
0.154 in
3.9 mm
5.5 V
4.2 V
Microchip Technology
SY100S834ZC
85 °C
0 °C
1
Surface Mount
Clock Generator
ECL, PECL
1:3
Clock
Yes/No
16-SOIC
16-SOIC
0.154 in
3.9 mm
5.5 V
4.2 V
Microchip Technology
SY100S834LZC
85 °C
0 °C
1
Surface Mount
Clock Generator
ECL, PECL
1:3
Clock
Yes/No
16-SOIC
16-SOIC
0.154 in
3.9 mm
3.8 V
3 V
Microchip Technology
SY100S834ZG
85 °C
-40 °C
1
Surface Mount
Clock Generator
ECL, PECL
1:3
Clock
Yes/No
16-SOIC
16-SOIC
0.154 in
3.9 mm
5.5 V
4.2 V
Microchip Technology
SY100S834LZG
85 °C
-40 °C
1
Surface Mount
Clock Generator
ECL, PECL
1:3
Clock
Yes/No
16-SOIC
16-SOIC
0.154 in
3.9 mm
3.8 V
3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 8.13
25$ 6.77
100$ 6.15
Digi-Reel® 1$ 8.13
25$ 6.77
100$ 6.15
Tape & Reel (TR) 1000$ 6.15
Microchip DirectT/R 1$ 4.77
25$ 3.97
100$ 3.61
1000$ 3.49
5000$ 3.45
10000$ 3.41

Description

General part information

SY100S834 Series

The SY100S834/L is low skew (÷1, ÷2, ÷4) or (÷2, ÷4, ÷8) clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC-coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01µF capacitor. The VBB output is designed to act as the switching reference for the input of the SY100S834/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.

The Function Select (FSEL) input is used to determine what clock generation chip function is. When FSEL input is LOW, SY100S834/L functions as a divide by 2, by 4 and by 8 clock generation chip. However, if FSEL input is HIGH, it functions as a divide by 1, by 2 and by 4 clock generation chip. This latter feature will increase the clock frequency by two folds.The common enable (EN) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages.

The internal enable flip-flop is clocked on the falling edge of the input clock, therefore, all associated specification limits are referenced to the negative edge of the clock input.Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple SY100S834/Ls in a system.