Zenode.ai Logo
SY89873LMG-TR - 16 QFN

SY89873LMG-TR

Active
Microchip Technology

CLOCK BUFFER, DIVIDER, FANOUT 3.2 GHZ TO 3 OUTPUTS, 3 V TO 3.6 V, 16 PINS, QFN-EP

Deep-Dive with AI

Search across all available documentation for this part.

SY89873LMG-TR - 16 QFN

SY89873LMG-TR

Active
Microchip Technology

CLOCK BUFFER, DIVIDER, FANOUT 3.2 GHZ TO 3 OUTPUTS, 3 V TO 3.6 V, 16 PINS, QFN-EP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationSY89873LMG-TRSY89873 Series
--
Differential - Input:Output [custom]TrueTrue
Differential - Input:Output [custom]TrueTrue
Frequency - Max [Max]2 GHz2 GHz
InputLVPECL, HSTL, CML, LVDSLVPECL, HSTL, CML, LVDS
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
OutputLVDSLVDS
Package / Case16-MLF®, 16-VFQFN Exposed Pad16-MLF®, 16-VFQFN Exposed Pad, 16-MLFÛ
Ratio - Input:Output [custom]1:31:3
Supplier Device Package-16-MLFÛ (3x3)
TypeDivider, Fanout Buffer (Distribution)Divider, Fanout Buffer (Distribution)
Voltage - Supply [Max]3.63 V3.63 V
Voltage - Supply [Min]2.97 V2.97 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 1000$ 5.95
Microchip DirectT/R 1$ 7.85
25$ 6.55
100$ 5.95
1000$ 5.75
5000$ 5.69

SY89873 Series

3.3V LVDS OUTPUT CLOCK DIVIDER/FANOUT 16 VQFN 3X3X1.00MM TUBE ROHS COMPLIANT: YES

PartMounting TypeVoltage - Supply [Min]Voltage - Supply [Max]Frequency - Max [Max]Number of CircuitsTypePackage / CaseRatio - Input:Output [custom]Differential - Input:Output [custom]Differential - Input:Output [custom]OutputOperating Temperature [Max]Operating Temperature [Min]InputSupplier Device Package
Microchip Technology
SY89873LMG
Microchip Technology
SY89873LMG-TR
Surface Mount
2.97 V
3.63 V
2 GHz
1
Divider, Fanout Buffer (Distribution)
16-MLF®, 16-VFQFN Exposed Pad
1:3
LVDS
85 °C
-40 °C
CML, HSTL, LVDS, LVPECL
Microchip Technology
SY89873LMG
Microchip Technology
SY89873LMG-TR
Microchip Technology
SY89873LMI
Surface Mount
2.97 V
3.63 V
2 GHz
1
Divider, Fanout Buffer (Distribution)
16-MLF®, 16-VFQFN Exposed Pad
1:3
LVDS
85 °C
-40 °C
CML, HSTL, LVDS, LVPECL
Microchip Technology
SY89873LMG
Microchip Technology
SY89873LMI-TR
Surface Mount
2.97 V
3.63 V
2 GHz
1
Divider, Fanout Buffer (Distribution)
16-MLFÛ, 16-VFQFN Exposed Pad
1:3
LVDS
85 °C
-40 °C
CML, HSTL, LVDS, LVPECL
16-MLFÛ (3x3)
Microchip Technology
SY89873LMG
Surface Mount
2.97 V
3.63 V
2 GHz
1
Divider, Fanout Buffer (Distribution)
16-MLF®, 16-VFQFN Exposed Pad
1:3
LVDS
85 °C
-40 °C
CML, HSTL, LVDS, LVPECL

Description

General part information

SY89873 Series

This 3.3V low-skew, low-jitter, precision LVDS output clock divider accepts any high-speed differential clock input (AC- or DC-coupled) CML, LVPECL, HSTL or LVDS and divides down the frequency using a programmable divider ratio to create a frequency-locked, lower speed version of the input clock. The SY89873L includes two output banks. Bank A is an exact copy of the input clock (pass through) with matched propagation delay to Bank B, the divided output bank. Available divider ratios are 2, 4, 8 and 16. In a typical 622MHz clock system this would provide availability of 311MHz, 155MHz, 77MHz or 38MHz auxiliary clock components. The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to all AC- or DC-coupled differential logic standards. A VREF-AC reference is included for AC-coupled applications. The SY89873L is part of Micrel’s high-speed Precision Edge® timing and distribution family. For 2.5V applications, consider the SY89872U. For applications that require an LVPECL output. The /RESET input asynchronously resets the divider outputs (Bank B). In the pass-through function (Bank A) the /RESET synchronously enables or disables the outputs on the next falling edge of IN (rising edge of /N).Guaranteed AC performance > 2.0GHz fMAX output toggle > 3.0GHz fMAX input < 800ps tPD (matched-delay between banks) < 15ps within-device skew < 190ps rise/fall time Low jitter design < 1psRMS cycle-to-cycle jitter Unique input termination and VT pin for DC-coupled and AC-coupled inputs: any differential inputs (LVPECL, LVDS, CML, HSTL) Precision differential LVDS outputs Matched delay: all outputs have matched delay, independent of divider setting TTL/CMOS inputs for select and reset/disable Two LVDS output banks (matched delay) Bank A: Buffered copy of input clock (undivided) Bank B: Divided output (÷2, ÷4, ÷8, ÷16), two copies 3.3V power supply Wide operating temperature range: -40°C to +85°C Available in 16-pin (3mm × 3mm) QFN package