
SY89825UHY-TR
ActiveIC CLK BUFFER 2:22 2GHZ 64TQFP
Deep-Dive with AI
Search across all available documentation for this part.

SY89825UHY-TR
ActiveIC CLK BUFFER 2:22 2GHZ 64TQFP
Deep-Dive with AI
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Digikey | Tape & Reel (TR) | 1000 | $ 14.49 | |
Microchip Direct | T/R | 1 | $ 19.12 | |
25 | $ 15.94 | |||
100 | $ 14.49 | |||
1000 | $ 13.99 | |||
5000 | $ 13.83 |
Description
General part information
SY89825 Series
The SY89825U is a High Performance Bus Clock Driver with 22 differential LVPECL output pairs. This part is designed for use in low voltage (2.5V, 3.3V) applications which require a large number of outputs to drive precisely aligned, ultra low skew signals to their destination. The input is multiplexed from either LVDS or LVPECL by the CLK\_SEL pin. The LVDS input includes a 100Ω internal termination, thus eliminating the need for external termination. The Output Enable (OE) is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This eliminates any chance of generating a runt clock pulse when the device is enabled/ disabled as can happen with an asynchronous control.The SY89825U features low pin-to-pin skew (35ps max.) --performance previously unachievable in a standard product having such a high number of outputs. The SY89825U is available in a single space saving package which provides a lower overall cost solution. In addition, a single chip solution improves timing budgets by eliminating the multiple device solution with their corresponding large part-to-part skew.
Documents
Technical documentation and resources