Zenode.ai Logo
ZL30105QDG1 - TQFP / 64

ZL30105QDG1

Active
Microchip Technology

CLOCK SYNCHRONIZER, 1.544 MHZ TO 65.536 MHZ, 12 OUTPUTS, 2.97 V TO 3.63 V, 64 PINS, TQFP

Deep-Dive with AI

Search across all available documentation for this part.

ZL30105QDG1 - TQFP / 64

ZL30105QDG1

Active
Microchip Technology

CLOCK SYNCHRONIZER, 1.544 MHZ TO 65.536 MHZ, 12 OUTPUTS, 2.97 V TO 3.63 V, 64 PINS, TQFP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics commom to parts in this series

SpecificationZL30105QDG1ZL30105 Series
--
Differential - Input:OutputFalseFalse
Frequency - Max [Max]65.536 MHz65.536 MHz
InputCrystal, ClockCrystal, Clock
Main PurposeT1/E1T1/E1
Mounting TypeSurface MountSurface Mount
Number of Circuits11
Operating Temperature [Max]85 °C85 °C
Operating Temperature [Min]-40 °C-40 °C
OutputClockClock
Package / Case64-TQFP64-TQFP
PLLTrueTrue
Ratio - Input:Output [custom]1212
Ratio - Input:Output [custom]33
Supplier Device Package64-TQFP (10x10)64-TQFP (10x10)
Voltage - Supply [Max]3.63 V3.63 V
Voltage - Supply [Min]2.97 V2.97 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
ArrowN/A 1$ 67.58
DigikeyTray 1$ 83.77
25$ 69.80
100$ 67.42
Microchip DirectTRAY 1$ 83.77
25$ 69.80
100$ 63.47
1000$ 58.65
5000$ 55.63

ZL30105 Series

PDH/SDH System Synchronizer

PartMain PurposeFrequency - Max [Max]OutputSupplier Device PackageVoltage - Supply [Min]Voltage - Supply [Max]Package / CasePLLMounting TypeDifferential - Input:OutputOperating Temperature [Max]Operating Temperature [Min]InputRatio - Input:Output [custom]Ratio - Input:Output [custom]Number of Circuits
Microchip Technology
ZL30105QDG1
Microchip Technology
ZL30105QDG1
Microchip Technology
ZL30105QDG1
T1/E1
65.536 MHz
Clock
64-TQFP (10x10)
2.97 V
3.63 V
64-TQFP
Surface Mount
85 °C
-40 °C
Clock, Crystal
12
3
1

Description

General part information

ZL30105 Series

The ZL30105 is a high-performance DPLL (digital phase-locked loop) designed for synchronization and timing control of redundant system clocks requiring Stratum 3 and SDH timing specifications. The ZL30105 generates SBI, ST-BUS and other TDM clock and framing signals that are phase locked to one of three network references. It helps ensure system reliability by monitoring its references for frequency accuracy and stability and by maintaining tight phase alignment between redundant primary and secondary system clocks even in the presence of high network jitter.

The ZL30105 is intended to be the central timing and synchronization resource for network equipment that complies with ITU-T, Telcordia, ETSI and ANSI network specifications.

Documents

Technical documentation and resources