
571MLF
ActiveLOW PHASE NOISE ZERO DELAY BUFFER
Deep-Dive with AI
Search across all available documentation for this part.

571MLF
ActiveLOW PHASE NOISE ZERO DELAY BUFFER
Deep-Dive with AI
Technical Specifications
Parameters and characteristics commom to parts in this series
Specification | 571MLF | 571 Series |
---|---|---|
Differential - Input:Output | False | False |
Frequency - Max [Max] | 160 MHz | 160 MHz |
Input | CMOS | CMOS |
Mounting Type | Surface Mount | Surface Mount |
Number of Circuits | 1 | 1 |
Operating Temperature [Max] | 70 °C | 70 °C |
Operating Temperature [Min] | 0 °C | 0 °C |
Output | CMOS | CMOS |
Package / Case | 8-SOIC | 8-SOIC |
Package / Case [x] | 0.154 in | 0.154 in |
Package / Case [y] | 3.9 mm | 3.9 mm |
PLL | True | True |
Ratio - Input:Output [custom] | 1:2 | 1:2 |
Supplier Device Package | 8-SOIC | 8-SOIC |
Type | Zero Delay Buffer, Fanout Buffer (Distribution) | Zero Delay Buffer, Fanout Buffer (Distribution) |
Voltage - Supply [Max] | 5.5 V | 5.5 V |
Voltage - Supply [Min] | 3 V | 3 V |
571 Series
Low Phase Noise Zero Delay Buffer
Part | Output | Differential - Input:Output | Operating Temperature [Max] | Operating Temperature [Min] | Input | Mounting Type | Number of Circuits | Voltage - Supply [Max] | Voltage - Supply [Min] | Package / Case | Package / Case [y] | Package / Case [x] | PLL | Type | Ratio - Input:Output [custom] | Supplier Device Package | Frequency - Max [Max] |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Renesas Electronics Corporation 571MLFT | CMOS | 70 °C | 0 °C | CMOS | Surface Mount | 1 | 5.5 V | 3 V | 8-SOIC | 3.9 mm | 0.154 in | Fanout Buffer (Distribution), Zero Delay Buffer | 1:2 | 8-SOIC | 160 MHz | ||
Renesas Electronics Corporation 571MLF | CMOS | 70 °C | 0 °C | CMOS | Surface Mount | 1 | 5.5 V | 3 V | 8-SOIC | 3.9 mm | 0.154 in | Fanout Buffer (Distribution), Zero Delay Buffer | 1:2 | 8-SOIC | 160 MHz |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Distributor | Package | Quantity | $ | |
---|---|---|---|---|
Description
General part information
571 Series
The 571 is a high speed, high output drive, low phase noise Zero Delay Buffer (ZDB) which integrates IDT's proprietary analog/digital Phase Locked Loop (PLL) techniques. IDT introduced the world standard for these devices in 1992 with the debut of the AV9170, and updated that with the 570. The 571, part of IDT's ClockBlocks™ family, was designed to operate at higher frequencies, with faster rise and fall times, and with lower phase noise. The zero delay feature means that the rising edge of the input clock aligns with the rising edges of both outputs, giving the appearance of no delay through the device. There are two outputs on the chip, one being a low-skew divide by two of the other. The chip is ideal for synchronizing outputs in a large variety of systems, from personal computers to data communications to video. By allowing offchip feedback paths, the 571 can eliminate the delay through other devices. The use of dividers in the feedback path will enable the part to multiply by more than two.
Documents
Technical documentation and resources